H01L29/7371

SEMICONDUCTOR STRUCTURE AND METHOD OF MANUFACTURING THE SAME
20230024022 · 2023-01-26 ·

A semiconductor structure includes a semiconductor substrate and an isolation structure disposed in the semiconductor substrate, wherein the isolation structure includes a first dielectric layer in contact with the semiconductor substrate and a second dielectric layer over the first dielectric layer, wherein the first dielectric layer is between the second dielectric layer and the semiconductor substrate, the first dielectric layer comprises a bottom portion and a sidewall portion, and a thickness of the bottom portion is greater than a thickness of the sidewall portion.

VERTICAL BIPOLAR TRANSISTORS

The present disclosure relates to semiconductor structures and, more particularly, to vertical bipolar transistors and methods of manufacture. The structure includes: an intrinsic base region comprising semiconductor-on-insulator material; a collector region confined within an insulator layer beneath the semiconductor-on-insulator material; an emitter region above the intrinsic base region; and an extrinsic base region above the intrinsic base region.

Bipolar junction transistor, and a method of forming an emitter for a bipolar junction transistor

A bipolar junction transistor is provided with an emitter structure that is positioned above the upper surface of the base region. The thickness of the emitter and the interfacial oxide thickness between the emitter and the base is configured to optimize a gain for a given type of transistor. A method of fabricating PNP and NPN transistors on the same substrate using a complementary bipolar fabrication process is provided. The method enables the emitter structure for the NPN transistor to be defined separately to that of the PNP transistor. This is achieved by epitaxially growing the emitter layer for the PNP transistor and growing the emitter layer for the NPN transistor in a thermal furnace.

Heterojunction bipolar transistor

A heterojunction bipolar transistor includes a collector layer, a base layer, and an emitter layer that are stacked on a substrate. The collector layer includes a graded semiconductor layer in which an electron affinity increases from a side closer to the base layer toward a side farther from the base layer. An electron affinity of the base layer at an interface closer to the collector layer is equal to an electron affinity of the graded semiconductor layer at an interface closer to the base layer.

SEMICONDUCTOR STRUCTURE FOR DIE CRACK DETECTION
20230019796 · 2023-01-19 ·

A III-V semiconductor die for die crack detection is provided. The III-V semiconductor die includes a device area. The III-V semiconductor die further includes a doped semiconductor ring region. The doped semiconductor ring region surrounds the device area. At least one active device or at least one passive device is formed in the device area of the III-V semiconductor die.

Heterojunction bipolar transistor including ballast resistor and semiconductor device

A first sub-collector layer functions as an inflow path of a collector current that flows in a collector layer of a heterojunction bipolar transistor. A collector ballast resistor layer having a lower doping concentration than the first sub-collector layer is disposed between the collector layer and the first sub-collector layer.

BIPOLAR TRANSISTOR STRUCTURE WITH COLLECTOR ON POLYCRYSTALLINE ISOLATION LAYER AND METHODS TO FORM SAME

Embodiments of the disclosure provide a bipolar transistor structure with a collector on a polycrystalline isolation layer. A polycrystalline isolation layer may be on a substrate, and a collector layer may be on the polycrystalline isolation layer. The collector layer has a first doping type and includes a polycrystalline semiconductor. A base layer is on the collector layer and has a second doping type opposite the first doping type. An emitter layer is on the base layer and has the first doping type. A material composition of the doped collector region is different from a material composition of the base layer.

Bipolar Transistors with Multilayer Collectors

A semiconductor device and fabrication method are described for manufacturing a heterojunction bipolar transistor by forming a silicon collector region in a substrate which includes a lower collector layer, a dopant diffusion barrier layer, and an upper collector layer, where the formation of the dopant diffusion barrier layer reduces diffusion of dopants from the lower collector layer into the upper collector layer during one or more subsequent manufacturing steps which are used to form a trench isolation region in the substrate along with a heterogeneous base region and a silicon emitter region.

Bipolar junction transistors with a wraparound base layer

Device structures and fabrication methods for a bipolar junction transistor. The device structure includes a substrate and a trench isolation region in the substrate. The trench isolation region surrounds an active region of the substrate. The device structure further includes a collector in the active region of the substrate, a base layer having a first section positioned on the active region and a second section oriented at an angle relative to the first section, an emitter positioned on the first section of the base layer, and an extrinsic base layer positioned over the trench isolation region and adjacent to the emitter. The second section of the base layer is laterally positioned between the extrinsic base layer and the emitter.

BIPOLAR TRANSISTOR HAVING COLLECTOR WITH DOPING CONCENTRATION GRADING

This disclosure relates to bipolar transistors, such as heterojunction bipolar transistors, having increased collector thickness for improved ruggedness. In some embodiments, the collector thickness can be above 1.1 microns. The collector can have at least one doping concentration grading. The collector can have a high doping concentration at a junction between the collector and the sub-collector, such as at the high end of the grading. In some embodiments, the high doping concentration can be above about 9×10.sup.16 cm.sup.−3. The collector can include a region with high doping concentration adjacent the base. The collector can include a discontinuity in the doping concentration, such as at the low end of the grading. Such bipolar transistors can be implemented, for example, in power amplifiers.