H01L2224/32137

RESIN INTERPOSER, SEMICONDUCTOR DEVICE USING RESIN INTERPOSER, AND METHOD OF PRODUCING RESIN INTERPOSER
20170373020 · 2017-12-28 · ·

A resin interposer having a semiconductor chip mounted thereon to couple the semiconductor chip to a printed circuit board, the resin interposer includes a wiring layer having a front surface to which the semiconductor chip is coupled and formed by alternately laminating an insulating resin and a metal wiring, and a pressure-sensitive adhesive layer formed on a rear surface of the wiring layer and having a through via formed therein to couple the wiring layer and the printed circuit board to each other.

DISPLAY PANEL, PREPARATION METHOD THEREOF, AND DISPLAY DEVICE

Provided are a display panel, a preparation method thereof, and a display device. The display panel includes a plurality of sub-panels. Each sub-panel includes first substrate, second substrate, bezel adhesive located therebetween, a plurality of bank structures, and a plurality of light-emitting elements. At least one light-emitting element forms a pixel unit. Each bank structure is located between adjacent pixel units. Seaming adhesive is located between adjacent sub-panels. The sub-panels share a same first substrate, and the seaming adhesive is disposed on the same first substrate. The first substrate includes a display region and a non-display region surrounding the display region. The light-emitting elements and the bank structures are located in the display region, and the bezel adhesive is located in the non-display region. In this manner, splicing gaps between adjacent sub-panels can be effectively reduced, and thus the display effect of the display panel can be improved.

SEMICONDUCTOR PACKAGE AND METHOD OF FABRICATING THE SAME

A semiconductor package includes a first semiconductor chip, a second semiconductor chip on the first semiconductor chip, a first semiconductor structure and a second semiconductor structure that are on the first semiconductor chip and spaced apart from each other across the second semiconductor chip, and a resin-containing member between the second semiconductor chip and the first semiconductor structure and between the second semiconductor chip and the second semiconductor structure. The semiconductor package may be fabricated at a wafer level.

SYSTEM AND METHOD FOR INTEGRATION OF BIOLOGICAL CHIPS
20220040662 · 2022-02-10 ·

An apparatus (100) including multiple biological chips (110,120) includes a substrate (101), a first adhesive layer (134) disposed on the substrate (101), a first biological chip (110) and a second biological chip (120) disposed on the first adhesive layer (134) and attached to the substrate (101) by the adhesive layer (134). The apparatus (100) further includes a filler (130) disposed between the first biological chip (110) and the second biological chip (120). The filler (130) includes a second adhesive layer (135) extending between a side surface (114) of the first biological chip (110) and a side surface (124) of the second biological chip (120), the second adhesive layer (135) attaching the first biological chip (110) to the second biological chip (120). The filler (130) also includes a surface layer (132) disposed over the second adhesive layer (135). The surface layer (132) has a hydrophobic surface that is co-planar with a top surface (111) of the first biological chip (110) and a top surface (121) of the second biological chip (120).

Semiconductor device and method of forming modular 3D semiconductor package with horizontal and vertical oriented substrates

A semiconductor device has a plurality of interconnected modular units to form a 3D semiconductor package. Each modular unit is implemented as a vertical component or a horizontal component. The modular units are interconnected through a vertical conduction path and lateral conduction path within the vertical component or horizontal component. The vertical component and horizontal component each have an interconnect interposer or semiconductor die. A first conductive via is formed vertically through the interconnect interposer. A second conductive via is formed laterally through the interconnect interposer. The interconnect interposer can be programmable. A plurality of protrusions and recesses are formed on the vertical component or horizontal component, and a plurality of recesses on the vertical component or horizontal component. The protrusions are inserted into the recesses to interlock the vertical component and horizontal component. The 3D semiconductor package can be formed with multiple tiers of vertical components and horizontal components.

SEMICONDUCTOR PACKAGES AND METHODS OF FORMING SAME

An embodiment a structure including a first semiconductor device bonded to a first side of a first redistribution structure by first conductive connectors, the first semiconductor device comprising a first plurality of passive elements formed on a first substrate, the first redistribution structure comprising a plurality of dielectric layers with metallization patterns therein, the metallization patterns of the first redistribution structure being electrically coupled to the first plurality of passive elements, a second semiconductor device bonded to a second side of the first redistribution structure by second conductive connectors, the second side of the first redistribution structure being opposite the first side of the first redistribution structure, the second semiconductor device comprising a second plurality of passive elements formed on a second substrate, the metallization patterns of the first redistribution structure being electrically coupled to the second plurality of passive elements.

MICROELECTRONIC STRUCTURES INCLUDING BRIDGES

Disclosed herein are microelectronic structures including bridges, as well as related assemblies and methods. In some embodiments, a microelectronic structure may include a substrate and a bridge.

SEMICONDUCTOR PACKAGE
20230275036 · 2023-08-31 ·

A semiconductor package includes a substrate having a first surface and a second surface opposing the first surface; a plurality of first pads disposed on the first surface of the substrate and a plurality of second pads disposed on the second surface of the substrate and electrically connected to the plurality of first pads; a semiconductor chip disposed on the first surface of the substrate and connected to the plurality of first pads; a dummy chip having a side surface facing one side surface of the semiconductor chip, disposed on the first surface of the substrate spaced apart from the semiconductor chip in a direction parallel to the first surface of the substrate, the dummy chip having an upper surface positioned lower than an upper surface of the semiconductor chip in a direction perpendicular to the first surface of the substrate; an underfill disposed between the semiconductor chip and the first surface of the substrate, and having an extension portion extended along the facing side surfaces of the semiconductor chip and the dummy chip in the direction perpendicular to the first surface of the substrate, an upper end of the extension portion being disposed to be lower than the upper surface of the semiconductor chip; and a sealing material disposed on the first surface of the substrate, and sealing the semiconductor chip and the dummy chip.

SEMICONDUCTOR PACKAGE
20230275036 · 2023-08-31 ·

A semiconductor package includes a substrate having a first surface and a second surface opposing the first surface; a plurality of first pads disposed on the first surface of the substrate and a plurality of second pads disposed on the second surface of the substrate and electrically connected to the plurality of first pads; a semiconductor chip disposed on the first surface of the substrate and connected to the plurality of first pads; a dummy chip having a side surface facing one side surface of the semiconductor chip, disposed on the first surface of the substrate spaced apart from the semiconductor chip in a direction parallel to the first surface of the substrate, the dummy chip having an upper surface positioned lower than an upper surface of the semiconductor chip in a direction perpendicular to the first surface of the substrate; an underfill disposed between the semiconductor chip and the first surface of the substrate, and having an extension portion extended along the facing side surfaces of the semiconductor chip and the dummy chip in the direction perpendicular to the first surface of the substrate, an upper end of the extension portion being disposed to be lower than the upper surface of the semiconductor chip; and a sealing material disposed on the first surface of the substrate, and sealing the semiconductor chip and the dummy chip.

SEMICONDUCTOR PACKAGE
20230260887 · 2023-08-17 · ·

A semiconductor package includes a first substrate including a first wiring layer inside the first substrate, a second substrate including a second wiring layer inside the second substrate, and a mold layer between the first substrate and the second substrate. An upper surface of the mold layer is on a same plane as upper surfaces of the first substrate and the second substrate. The package includes a first connecting film on each of the upper surface of the first substrate and the upper surface of the second substrate, the first connecting film connecting the first substrate and the second substrate, and a first semiconductor chip on the upper surface of the first substrate. The first semiconductor chip is spaced apart from the first connecting film, and an upper surface of the first connecting film is lower than an upper surface of the first semiconductor chip.