H01L2224/8347

METHOD FOR FABRICATING SEMICONDUCTOR DEVICE WITH HEAT DISSIPATION FEATURES
20220278078 · 2022-09-01 ·

The present application provides a method for fabricating a semiconductor device. The method includes providing a carrier substrate, forming through semiconductor vias in the carrier substrate for thermally conducting heat, forming a bonding layer on the carrier substrate, providing a first die structure including through semiconductor vias, forming an intervening bonding layer on the first die structure, bonding the first die structure onto the bonding layer through the intervening bonding layer, and bonding a second die structure onto the first die structure. The carrier substrate, the through semiconductor vias, and the bonding layer together configure a carrier structure. The second die structure and the first die structure are electrically coupled by the through semiconductor vias.

METHOD FOR FABRICATING SEMICONDUCTOR DEVICE WITH HEAT DISSIPATION FEATURES
20220278078 · 2022-09-01 ·

The present application provides a method for fabricating a semiconductor device. The method includes providing a carrier substrate, forming through semiconductor vias in the carrier substrate for thermally conducting heat, forming a bonding layer on the carrier substrate, providing a first die structure including through semiconductor vias, forming an intervening bonding layer on the first die structure, bonding the first die structure onto the bonding layer through the intervening bonding layer, and bonding a second die structure onto the first die structure. The carrier substrate, the through semiconductor vias, and the bonding layer together configure a carrier structure. The second die structure and the first die structure are electrically coupled by the through semiconductor vias.

Semiconductor device
11133271 · 2021-09-28 · ·

In a semiconductor device, a first outer edge of a conductive pattern is located between the outermost edge of a first dimple and the innermost edge of a second dimple in a cross-sectional view of the device. When thermal stress due to temperature changes in the semiconductor device is applied to the ceramic circuit board, the first and second dimples suppress deformation of the ceramic circuit board that is caused due to the temperature changes. As a result, cracks in the ceramic circuit board and separation of the metal plate and the conductive pattern are prevented.

Semiconductor device
11133271 · 2021-09-28 · ·

In a semiconductor device, a first outer edge of a conductive pattern is located between the outermost edge of a first dimple and the innermost edge of a second dimple in a cross-sectional view of the device. When thermal stress due to temperature changes in the semiconductor device is applied to the ceramic circuit board, the first and second dimples suppress deformation of the ceramic circuit board that is caused due to the temperature changes. As a result, cracks in the ceramic circuit board and separation of the metal plate and the conductive pattern are prevented.

Semiconductor device
11107776 · 2021-08-31 · ·

A semiconductor includes a semiconductor element, a connecting terminal electrically connected to the semiconductor element, and a case including an opening space for housing the semiconductor element, a frame which surrounds the opening space and in which the connecting terminal is partially embedded, and a terminal arrangement portion protruding from the frame towards the opening space. The connecting terminal includes an internal terminal portion that extends towards the opening space with respect to the frame, the internal terminal portion having a front surface that is electrically connected to the semiconductor element and exposed to the opening space, and a rear surface that is fixed to the terminal arrangement portion.

Semiconductor device
11107776 · 2021-08-31 · ·

A semiconductor includes a semiconductor element, a connecting terminal electrically connected to the semiconductor element, and a case including an opening space for housing the semiconductor element, a frame which surrounds the opening space and in which the connecting terminal is partially embedded, and a terminal arrangement portion protruding from the frame towards the opening space. The connecting terminal includes an internal terminal portion that extends towards the opening space with respect to the frame, the internal terminal portion having a front surface that is electrically connected to the semiconductor element and exposed to the opening space, and a rear surface that is fixed to the terminal arrangement portion.

LIDS FOR INTEGRATED CIRCUIT PACKAGES WITH SOLDER THERMAL INTERFACE MATERIALS

Disclosed herein are lids for integrated circuit (IC) packages with solder thermal interface materials (STIMs), as well as related methods and devices. For example, in some embodiments, an IC package may include a STIM between a die of the IC package and a lid of the IC package. The lid of the IC package may include nickel, the IC package may include an intermetallic compound (IMC) between the STIM and the nickel, and the lid may include an intermediate material between the nickel and the IMC.

LIDS FOR INTEGRATED CIRCUIT PACKAGES WITH SOLDER THERMAL INTERFACE MATERIALS

Disclosed herein are lids for integrated circuit (IC) packages with solder thermal interface materials (STIMs), as well as related methods and devices. For example, in some embodiments, an IC package may include a STIM between a die of the IC package and a lid of the IC package. The lid of the IC package may include nickel, the IC package may include an intermetallic compound (IMC) between the STIM and the nickel, and the lid may include an intermediate material between the nickel and the IMC.

SEMICONDUCTOR DEVICE
20200194386 · 2020-06-18 · ·

In a semiconductor device, a first outer edge of a conductive pattern is located between the outermost edge of a first dimple and the innermost edge of a second dimple in a cross-sectional view of the device. When thermal stress due to temperature changes in the semiconductor device is applied to the ceramic circuit board, the first and second dimples suppress deformation of the ceramic circuit board that is caused due to the temperature changes. As a result, cracks in the ceramic circuit board and separation of the metal plate and the conductive pattern are prevented.

SEMICONDUCTOR DEVICE
20200194386 · 2020-06-18 · ·

In a semiconductor device, a first outer edge of a conductive pattern is located between the outermost edge of a first dimple and the innermost edge of a second dimple in a cross-sectional view of the device. When thermal stress due to temperature changes in the semiconductor device is applied to the ceramic circuit board, the first and second dimples suppress deformation of the ceramic circuit board that is caused due to the temperature changes. As a result, cracks in the ceramic circuit board and separation of the metal plate and the conductive pattern are prevented.