H01L21/28114

TRANSISTOR GATE STRUCTURE AND PROCESS

Embodiments include methods and devices which utilize dummy gate profiling to provide a profile of a dummy gate which has narrowing in the dummy gate. The narrowing causes a neck in the dummy gate. When the dummy gate is replaced in a gate replacement process, the necking provides control of an etch-back process. Space is provided between the replacement gate and a subsequently formed self-aligned contact.

Method and device for forming metal gate electrodes for transistors

A semiconductor device includes a first transistor and a second transistor. The first transistor includes: a first source and a first drain separated by a first distance, a first semiconductor structure disposed between the first source and first drain, a first gate electrode disposed over the first semiconductor structure, and a first dielectric structure disposed over the first gate electrode. The first dielectric structure has a lower portion and an upper portion disposed over the lower portion and wider than the lower portion. The second transistor includes: a second source and a second drain separated by a second distance greater than the first distance, a second semiconductor structure disposed between the second source and second drain, a second gate electrode disposed over the second semiconductor structure, and a second dielectric structure disposed over the second gate electrode. The second dielectric structure and the first dielectric structure have different material compositions.

LATERALLY ETCHED SPACERS FOR SEMICONDUCTOR DEVICE

The present disclosure relates to a semiconductor device including a substrate and a pair of spacers on the substrate. Each spacer of the pair of spacers includes an upper portion having a first width and a lower portion under the upper portion and having a second width different from the first width. The semiconductor device further includes a gate structure between the pair of spacers. The gate structure has an upper gate length and a lower gate length that is different from the upper gate length.

SEMICONDUCTOR DEVICES INCLUDING GATE STRUCTURE AND METHOD OF FORMING THE SAME
20220375847 · 2022-11-24 ·

A semiconductor device includes an active region defined on a substrate. A lower gate structure is disposed on the active region and crosses the active region. An upper gate structure is disposed on the lower gate structure and has a width that differs from a width of the lower gate structure. A pair of source/drain regions are disposed in the active region adjacent to opposite sides of the lower gate structure. A center of the upper gate structure is offset from a center of the lower gate structure.

TRANSISTOR DEVICE WITH RECESSED GATE STRUCTURE

A method to form a transistor device with a recessed gate structure is provided. In one embodiment, a gate structure is formed overlying a device region and an isolation structure. The gate structure separates a device doping well along a first direction with a pair of recess regions disposed on opposite sides of the device region in a second direction perpendicular to the first direction. A pair of source/drain regions in is formed the device region on opposite sides of the gate structure. A sidewall spacer is formed extending along sidewalls of the gate structure, where a top surface of the sidewall spacer is substantially flush with the top surface of the gate structure. A resistive protection layer is then formed on the sidewall spacer and covering the pair of recess regions.

TECHNIQUE FOR REDUCING GATE INDUCED DRAIN LEAKAGE IN DRAM CELLS
20220359670 · 2022-11-10 · ·

A method of forming a metal oxide semiconductor field effect transistor with improved gate-induced drain leakage performance, the method including providing a semiconductor substrate having a gate trench formed therein, performing an ion implantation process on upper portions of sidewalls of the gate trench to make the upper portions more susceptible to oxidation relative to non-implanted lower portions of the sidewalls, and performing an oxidation process on surfaces of the substrate, wherein the implanted upper portions of the sidewalls develop a thicker layer of oxidation relative to the non-implanted lower portions of the sidewalls.

Semiconductor Devices with Modulated Gate Structures

The present disclosure describes a semiconductor device with modulated gate structures and a method for forming the same. The method includes forming a fin structure, depositing a polysilicon layer over the fin structure, and forming a photoresist mask layer on the polysilicon layer. The method further includes etching, with a first etching condition, the polysilicon layer not covered by the photoresist mask layer and above a top surface of the fin structure. The method further includes etching, with a second etching condition, the polysilicon layer not covered by the photoresist mask layer and below the top surface of the fin structure, where the etched polysilicon layer below the top surface of the fin structure is narrower than the etched polysilicon layer above the top surface of the fin structure. The method further includes removing the etched polysilicon layer to form a space and forming a gate structure in the space.

Method And Device For Forming Metal Gate Electrodes For Transistors

A semiconductor device includes a first transistor and a second transistor. The first transistor includes: a first source and a first drain separated by a first distance, a first semiconductor structure disposed between the first source and first drain, a first gate electrode disposed over the first semiconductor structure, and a first dielectric structure disposed over the first gate electrode. The first dielectric structure has a lower portion and an upper portion disposed over the lower portion and wider than the lower portion. The second transistor includes: a second source and a second drain separated by a second distance greater than the first distance, a second semiconductor structure disposed between the second source and second drain, a second gate electrode disposed over the second semiconductor structure, and a second dielectric structure disposed over the second gate electrode. The second dielectric structure and the first dielectric structure have different material compositions.

DISHING PREVENTION STRUCTURE EMBEDDED IN A GATE ELECTRODE
20230094853 · 2023-03-30 ·

Various embodiments of the present disclosure are directed towards a semiconductor device. The semiconductor device includes a gate electrode separated from a substrate by a gate dielectric. The gate electrode has one or more interior surfaces that form a recess within the gate electrode. A dielectric layer is disposed over the substrate and laterally surrounds the gate electrode. A dishing prevention structure is disposed within the recess. The dishing prevention structure is both vertically separated from the gate dielectric and laterally separated from the dielectric layer by the gate electrode. The dishing prevention structure continuously extends between outermost sidewalls of the dishing prevention structure as viewed along a cross-sectional view extending through a center of the recess.

Contact photolithography-based nanopatterning using photoresist features having re-entrant profiles

Patterning methods for forming patterned device substrates are provided. Also provided are devices made using the methods. The methods utilize photoresist features have re-entrant profiles to form a secondary metal hard mask that can be used to pattern an underlying device substrate.