H01L29/66507

Melt Anneal Source and Drain Regions

A method includes forming a gate stack on a first portion of a semiconductor substrate, removing a second portion of the semiconductor substrate on a side of the gate stack to form a recess, growing a semiconductor region starting from the recess, implanting the semiconductor region with an impurity, and performing a melt anneal on the semiconductor region. At least a portion of the semiconductor region is molten during the melt anneal.

Melt anneal source and drain regions

A method includes forming a gate stack on a first portion of a semiconductor substrate, removing a second portion of the semiconductor substrate on a side of the gate stack to form a recess, growing a semiconductor region starting from the recess, implanting the semiconductor region with an impurity, and performing a melt anneal on the semiconductor region. At least a portion of the semiconductor region is molten during the melt anneal.

Lateral semiconductor device having raised source and drain, and method of manufacture thererof
11222961 · 2022-01-11 · ·

A semiconductor device is disclosed, a substrate structure; a raised source region; a raised drain region; a separation region disposed laterally between the raised source region and the raised drain region; a gate structure, disposed between the raised source region and the raised drain region and above a part of the separation region, the gate structure being spaced apart from the drain region and defining a drain extension region therebetween; a dummy gate structure in the drain extension region; an epitaxial layer, disposed above and in contact with the substrate structure and forming the raised source region, the raised drain region, and a raised region between the gate structure and the dummy gate structure, wherein the raised region between the gate structure and the dummy gate structure is relatively lightly doped to a conductivity of a second conductivity type which is opposite the first conductivity type.

METHOD OF MANUFACTURING A SEMICONDUCTOR DEVICE AND A SEMICONDUCTOR DEVICE
20230138401 · 2023-05-04 ·

In method of manufacturing a semiconductor device, a source/drain epitaxial layer is formed, one or more dielectric layers are formed over the source/drain epitaxial layer, an opening is formed in the one or more dielectric layers to expose the source/drain epitaxial layer, a first silicide layer is formed on the exposed source/drain epitaxial layer, a second silicide layer different from the first silicide layer is formed on the first silicide layer, and a source/drain contact is formed over the second silicide layer.

METHOD OF MANUFACTURING A SEMICONDUCTOR DEVICE AND A SEMICONDUCTOR DEVICE
20230378316 · 2023-11-23 ·

In method of manufacturing a semiconductor device, a source/drain epitaxial layer is formed, one or more dielectric layers are formed over the source/drain epitaxial layer, an opening is formed in the one or more dielectric layers to expose the source/drain epitaxial layer, a first silicide layer is formed on the exposed source/drain epitaxial layer, a second silicide layer different from the first silicide layer is formed on the first silicide layer, and a source/drain contact is formed over the second silicide layer.

Semiconductor devices with backside power rail and method thereof

A semiconductor structure includes one or more channel layers; a gate structure engaging the one or more channel layers; a first source/drain feature connected to a first side of the one or more channel layers and adjacent to the gate structure; a first dielectric cap disposed over the first source/drain feature, wherein a bottom surface of the first dielectric cap is below a top surface of the gate structure; a via disposed under and electrically connected to the first source/drain feature; and a power rail disposed under and electrically connected to the via.

LDMOSFET device and method for making the same

The disclosure discloses an LDMOSFET device. The second side of a polysilicon gate is extended to the surface of a drift region field oxide and forms a first field plate. A second field plate dielectric layer and a second field plate are formed between the second side of the polysilicon gate and the second side of the drift region field oxide. The second field plate is formed by a metal silicide formed on the surface of the self-aligned block dielectric layer. The first field plate and the second field plate are connected together through a metal layer and are connected to a gate formed by the metal layer. The disclosure further discloses a method for making the LDMOSFET device. The disclosure can optimize the relationship between BV and Rsp of the device.

SEMICONDUCTOR DEVICES WITH BACKSIDE POWER RAIL AND METHOD THEREOF

A semiconductor structure includes one or more channel layers; a gate structure engaging the one or more channel layers; a first source/drain feature connected to a first side of the one or more channel layers and adjacent to the gate structure; a first dielectric cap disposed over the first source/drain feature, wherein a bottom surface of the first dielectric cap is below a top surface of the gate structure; a via disposed under and electrically connected to the first source/drain feature; and a power rail disposed under and electrically connected to the via.

TRANSISTOR STRUCTURE WITH SILICIDE LAYER AND FABRICATING METHOD OF THE SAME
20210313447 · 2021-10-07 ·

A method of fabricating a transistor structure with silicide layers includes providing a substrate. A gate structure is disposed on the substrate. Two composite spacers are respectively disposed at two sides of the gate structure. Later, two source/drain doping regions are respectively formed in the substrate at two sides of the gate structure. Then, a protective material layer is formed to cover the gate structure and the two composite spacers. Subsequently, the protective material layer is etched to form two protective layers contacting the substrate and respectively covering the two composite spacers. Next, a cleaning process is performed to clean the residues from etching the protective material layer. Finally, a silicide process is performed to form numerous silicide layers respectively disposed on the source/drain doping regions outside of the protective layers and on the gate structure.

Semiconductor device including MOS transistor having silicided source/drain region and method of fabricating the same

A semiconductor device has a silicide source/drain region is fabricated by growing silicon on an epitaxial region including silicon and either germanium or carbon. In the method, a gate electrode is formed on a semiconductor substrate with a gate insulating layer interposed therebetween. An epitaxial layer is formed in the semiconductor substrate at both sides of the gate electrodes. A silicon layer is formed to cap the epitaxial layer. The silicon layer and a metal material are reacted to form a silicide layer. In a PMOS, the epitaxial layer has a top surface and inclined side surfaces that are exposed above the upper surface of the active region. The silicon layer is grown on the epitaxial layer in such a way as to cap the top and inclined surfaces.