H01L2224/05664

Method for fabricating a semiconductor device and the same
11552081 · 2023-01-10 · ·

The present application discloses a method for fabricating a semiconductor device with a pad structure. The method includes providing a substrate, forming a capacitor structure above the substrate, forming a plurality of passivation layers above the capacitor structure, forming a pad opening in the plurality of passivation layers, performing a passivation process comprising soaking the pad opening in a precursor, and forming a pad structure in the pad opening. The precursor is dimethylaminotrimethylsilane or tetramethylsilane. Forming the pad structure in the pad opening comprises forming a pad bottom conductive layer comprising nickel in the pad opening and forming a pad top conductive layer on the pad bottom conductive layer. The pad top conductive layer comprises palladium, cobalt, or a combination thereof.

Method for fabricating a semiconductor device and the same
11552081 · 2023-01-10 · ·

The present application discloses a method for fabricating a semiconductor device with a pad structure. The method includes providing a substrate, forming a capacitor structure above the substrate, forming a plurality of passivation layers above the capacitor structure, forming a pad opening in the plurality of passivation layers, performing a passivation process comprising soaking the pad opening in a precursor, and forming a pad structure in the pad opening. The precursor is dimethylaminotrimethylsilane or tetramethylsilane. Forming the pad structure in the pad opening comprises forming a pad bottom conductive layer comprising nickel in the pad opening and forming a pad top conductive layer on the pad bottom conductive layer. The pad top conductive layer comprises palladium, cobalt, or a combination thereof.

3D PRINTED INTERCONNECTS AND RESONATORS FOR SEMICONDUCTOR DEVICES
20230005870 · 2023-01-05 ·

Techniques regarding forming flip chip interconnects are provided. For example, one or more embodiments described herein can comprise a three-dimensionally printed flip chip interconnect that includes an electrically conductive ink material that is compatible with a three-dimensional printing technology. The three-dimensionally printed flip chip interconnect can be located on a metal surface of a semiconductor chip.

3D PRINTED INTERCONNECTS AND RESONATORS FOR SEMICONDUCTOR DEVICES
20230005870 · 2023-01-05 ·

Techniques regarding forming flip chip interconnects are provided. For example, one or more embodiments described herein can comprise a three-dimensionally printed flip chip interconnect that includes an electrically conductive ink material that is compatible with a three-dimensional printing technology. The three-dimensionally printed flip chip interconnect can be located on a metal surface of a semiconductor chip.

Semiconductor device
11545454 · 2023-01-03 · ·

A semiconductor device includes an insulating layer, a barrier electrode layer formed on the insulating layer, a Cu electrode layer that includes a metal composed mainly of copper and that is formed on a principal surface of the barrier electrode layer, and an outer-surface insulating film that includes copper oxide, that coats an outer surface of the Cu electrode layer, and that is in contact with the principal surface of the barrier electrode layer.

INTEGRATED ELECTRONIC DEVICE WITH A PAD STRUCTURE INCLUDING A BARRIER STRUCTURE AND RELATED MANUFACTURING PROCESS
20220415705 · 2022-12-29 · ·

An integrated electronic device including: a main body delimited by a front surface; a top conductive region extending within the main body, starting from the front surface; a first dielectric region extending on the front surface; and a barrier structure, arranged on the first dielectric region. A first aperture extends through the barrier structure and the first dielectric region; the first aperture is delimited at bottom by the top conductive region. The integrated electronic device further includes a contact structure including at least a first conductive region extending within the first aperture, in direct contact with the top conductive region and the barrier structure.

INTEGRATED ELECTRONIC DEVICE WITH A PAD STRUCTURE INCLUDING A BARRIER STRUCTURE AND RELATED MANUFACTURING PROCESS
20220415705 · 2022-12-29 · ·

An integrated electronic device including: a main body delimited by a front surface; a top conductive region extending within the main body, starting from the front surface; a first dielectric region extending on the front surface; and a barrier structure, arranged on the first dielectric region. A first aperture extends through the barrier structure and the first dielectric region; the first aperture is delimited at bottom by the top conductive region. The integrated electronic device further includes a contact structure including at least a first conductive region extending within the first aperture, in direct contact with the top conductive region and the barrier structure.

Chip scale package structures

A chip scale package structure is provided. The chip scale package structure includes an image sensor chip and a chip. The image sensor chip includes a first redistribution layer including a conductive wire and a conductive pad formed on the conductive wire, wherein the conductive pad is exposed from the surface of the first redistribution layer. The chip includes a plurality of through silicon via (TSV) and a second redistribution layer including a conductive wire and a conductive pad formed on the conductive wire, wherein the conductive pad is exposed from the surface of the second redistribution layer. The area of the chip is smaller than that of the image sensor chip. The second redistribution layer of the chip bonds to the first redistribution layer of the image sensor chip.

Chip scale package structures

A chip scale package structure is provided. The chip scale package structure includes an image sensor chip and a chip. The image sensor chip includes a first redistribution layer including a conductive wire and a conductive pad formed on the conductive wire, wherein the conductive pad is exposed from the surface of the first redistribution layer. The chip includes a plurality of through silicon via (TSV) and a second redistribution layer including a conductive wire and a conductive pad formed on the conductive wire, wherein the conductive pad is exposed from the surface of the second redistribution layer. The area of the chip is smaller than that of the image sensor chip. The second redistribution layer of the chip bonds to the first redistribution layer of the image sensor chip.

SOLDERABLE AND WIRE BONDABLE PART MARKING
20220399280 · 2022-12-15 ·

A technique for marking semiconductor devices with an identifiable mark or alphanumeric text yields a high-contrast, easily distinguishable mark on an electrical terminal of the device without impacting the device's breakdown voltage capability and without compromising the solderability and wire bondability of the terminal. This approach deposits the mark on the terminal as a patterned layer of palladium, which offers good contrast with the base metal of the terminal and maintains the solderability and bondability of the terminal.