H01L2224/13839

Packaged semiconductor device with a particle roughened surface

A packaged semiconductor device with a particle roughened surface on a portion of the lead frame that improves adhesion between the molding compound and the lead frame. A packaged semiconductor device with a particle roughened surface on a portion of the lead frame that improves adhesion between the molding compound and the lead frame and with a reflow wall that surrounds a portion of the solder joint that couples the semiconductor device to the lead frame. A packaged semiconductor device with a reflow wall that surrounds a portion of a solder joint that couples a semiconductor device to a lead frame.

Semiconductor device and method for manufacturing the same

Disclosed herein is a semiconductor device including a conductive member that has a main surface facing in a thickness direction, a semiconductor element that has a plurality of pads facing the main surface, a plurality of electrodes that are individually formed with respect to the plurality of pads and protrude from the plurality of pads toward the main surface, and a bonding layer for electrically bonding the main surface to the plurality of electrodes. The bonding layer includes a first region having conductivity and a second region having electrical insulation. The first region includes a metal portion. At least a part of the second region includes a resin portion.

Electronic Device
20190267318 · 2019-08-29 ·

An electronic device is disclosed. In an embodiment an electronic device includes a carrier board having an upper surface and an electronic chip mounted on the upper surface of the carrier board, the electronic chip having a mounting side facing the upper surface of the carrier board, a top side facing away from the upper surface of the carrier board, and sidewalls connecting the mounting side to the top side, wherein the electronic chip has equal to or less than 5 stud bumps per square millimeter of a base area of the mounting side, and wherein a laminated polymer hood at least partly covers the top side of the electronic chip and extends onto the upper surface of the carrier board.

Electronic Device
20190267318 · 2019-08-29 ·

An electronic device is disclosed. In an embodiment an electronic device includes a carrier board having an upper surface and an electronic chip mounted on the upper surface of the carrier board, the electronic chip having a mounting side facing the upper surface of the carrier board, a top side facing away from the upper surface of the carrier board, and sidewalls connecting the mounting side to the top side, wherein the electronic chip has equal to or less than 5 stud bumps per square millimeter of a base area of the mounting side, and wherein a laminated polymer hood at least partly covers the top side of the electronic chip and extends onto the upper surface of the carrier board.

Substrate, semiconductor device, and manufacturing method of substrate
10332752 · 2019-06-25 · ·

A substrate includes a support layer, a column-shaped first bump, and a second bump. The support layer has a main surface. The first bump is filled with a first conductive metal and also has a first upper surface and a side surface. The second bump includes a plurality of fine particles formed of a second conductive metal and also has a third portion configured to cover the first upper surface and a fourth portion configured to cover a part of the side surface. The first bump is disposed on the main surface, or the first bump is connected to an electrode disposed on the main surface. The second bump has a convex second upper surface. A height of the fourth portion in a direction perpendicular to the first upper surface is smaller than that of the first bump.

Substrate, semiconductor device, and manufacturing method of substrate
10332752 · 2019-06-25 · ·

A substrate includes a support layer, a column-shaped first bump, and a second bump. The support layer has a main surface. The first bump is filled with a first conductive metal and also has a first upper surface and a side surface. The second bump includes a plurality of fine particles formed of a second conductive metal and also has a third portion configured to cover the first upper surface and a fourth portion configured to cover a part of the side surface. The first bump is disposed on the main surface, or the first bump is connected to an electrode disposed on the main surface. The second bump has a convex second upper surface. A height of the fourth portion in a direction perpendicular to the first upper surface is smaller than that of the first bump.

PACKAGED SEMICONDUCTOR DEVICE WITH A PARTICLE ROUGHENED SURFACE
20190157195 · 2019-05-23 ·

A packaged semiconductor device with a particle roughened surface on a portion of the lead frame that improves adhesion between the molding compound and the lead frame. A packaged semiconductor device with a particle roughened surface on a portion of the lead frame that improves adhesion between the molding compound and the lead frame and with a reflow wall that surrounds a portion of the solder joint that couples the semiconductor device to the lead frame. A packaged semiconductor device with a reflow wall that surrounds a portion of a solder joint that couples a semiconductor device to a lead frame.

PACKAGED SEMICONDUCTOR DEVICE WITH A PARTICLE ROUGHENED SURFACE
20190157195 · 2019-05-23 ·

A packaged semiconductor device with a particle roughened surface on a portion of the lead frame that improves adhesion between the molding compound and the lead frame. A packaged semiconductor device with a particle roughened surface on a portion of the lead frame that improves adhesion between the molding compound and the lead frame and with a reflow wall that surrounds a portion of the solder joint that couples the semiconductor device to the lead frame. A packaged semiconductor device with a reflow wall that surrounds a portion of a solder joint that couples a semiconductor device to a lead frame.

Packaged semiconductor device with a particle roughened surface

A packaged semiconductor device with a particle roughened surface on a portion of the lead frame that improves adhesion between the molding compound and the lead frame. A packaged semiconductor device with a particle roughened surface on a portion of the lead frame that improves adhesion between the molding compound and the lead frame and with a reflow wall that surrounds a portion of the solder joint that couples the semiconductor device to the lead frame. A packaged semiconductor device with a reflow wall that surrounds a portion of a solder joint that couples a semiconductor device to a lead frame.

Packaged semiconductor device with a particle roughened surface

A packaged semiconductor device with a particle roughened surface on a portion of the lead frame that improves adhesion between the molding compound and the lead frame. A packaged semiconductor device with a particle roughened surface on a portion of the lead frame that improves adhesion between the molding compound and the lead frame and with a reflow wall that surrounds a portion of the solder joint that couples the semiconductor device to the lead frame. A packaged semiconductor device with a reflow wall that surrounds a portion of a solder joint that couples a semiconductor device to a lead frame.