Patent classifications
H10D62/83
SEMICONDUCTOR DEVICE AND FABRICATION METHOD THEREOF
A semiconductor device includes a substrate; a channel region disposed in the substrate; and a diffusion region disposed in the substrate on a side of the channel region. The diffusion region comprises a LDD region and a heavily doped region within the LDD region. A gate electrode is disposed over the channel region. The gate electrode partially overlaps with the LDD region. A spacer is disposed on a sidewall of the gate electrode. A gate oxide layer is disposed between the gate electrode and the channel region, between the gate electrode and the LDD region, and between the spacer and the LDD region. A silicide layer is disposed on the heavily doped region and is spaced apart from the edge of the spacer.
BACKSIDE CONNECTION STRUCTURES FOR NANOSTRUCTURES AND METHODS OF FORMING THE SAME
A semiconductor nanostructure and an epitaxial semiconductor material portion are formed on a front surface of a substrate, and a planarization dielectric layer is formed thereabove. A first recess cavity is formed over a gate electrode, and a second recess cavity is formed over the epitaxial semiconductor material portion. The second recess cavity is vertically recessed to form a connector via cavity. A metallic cap structure is formed on the gate electrode in the first recess cavity, and a connector via structure is formed in the connector via cavity. Front-side metal interconnect structures are formed on the connector via structure and the metallic cap structure, and a backside via structure is formed through the substrate on the connector via structure.
MULTI-DIE-TO-WAFER HYBRID BONDING
Integrated circuit structures and methods for a high precision die-to-wafer bonding technology for fabricating 3-D stacked IC dies. Embodiments include precise alignment structures and methods, and also provide fast fabrication techniques using simultaneous multi-die picking and placing of individual dies from a die-source wafer onto a recipient wafer. Stacked-die yields are improved over wafer-to-wafer bonding technologies by enabling testing and selection of known-good die-source dies before bonding onto the recipient wafer, and by providing optional physical alignment structures on the recipient wafer and/or die-source wafer. Embodiments enable, for example, fabrication of high-power, high-performance devices on ICs formed on GaAs or GaN die-source wafers and bonding individual die-source IC dies to ICs that include CMOS control and driver circuitry formed on an SOI recipient wafer. The resulting 3-D stacked IC dies may offer advantages that include scalability, reliability, and form-factor reduction.
Shallow Buried Guard Ring (SBGR) Isolation Structures and Fabrication Models to Enable Latchup Immunity in CMOS Integrated Circuits Operating in Extreme Radiation Environments and Temperatures Ranges
A CMOS inverter modified by implementing p-type doping regions in the inverter layout and during semiconductor wafer manufacturing creating a novel low resistivity shunt region in PWELLs preventing parasitic thyristor diodes from forward bias and eliminating latchup triggering. Latchup trigger can only occur when all thyristor diodes forward biased thereby establishing the parasitic current flow causing latchup. As voltage scales lower and temperature increases, latchup trigging doesn't recover and leads to a non-destructive stuck state in addition to catastrophic latch-up. The root cause of latch-up is high resistivity PWELLs. Shallow Buried Guard Ring (SBGR) doping application is a novel solution that solves the stuck state and prevents latchup thereby enabling digital circuits to operate in the most extreme environments without latching up and can be integrated without redesigning and through retrofit in commercial CMOS as well as in solar power procurement through photovoltaic cells.
Method of manufacturing nickel silicide in bipolar complementary-metal-oxide-semiconductor (BiCMOS)
A bipolar complementary-metal-oxide-semiconductor (BiCMOS) device includes a MOS transistor including CMOS nickel silicided regions in a CMOS region, and a bipolar transistor in a bipolar region. The bipolar transistor includes a nickel silicided emitter, a collector, and a base including an intrinsic base, a link base, and a nickel silicided extrinsic base. The intrinsic base is situated between the nickel silicided emitter and the collector. A dielectric spacer separates the link base from the nickel silicided emitter. The nickel silicided extrinsic base provides an electrical connection to the link base and the intrinsic base. A nickel silicided collector sinker provides an electrical connection to the collector. The CMOS nickel silicided regions, nickel silicided emitter, nickel silicided extrinsic base, and nickel silicided collector sinker can include an additive of molybdenum (Mo) and/or platinum (Pt). A low temperature rapid thermal anneal can be performed so as to prevent deactivation of dopants.
3D semiconductor devices and structures with metal layers
A semiconductor device including: a first silicon level including a first single crystal silicon layer and a plurality of first transistors; a first metal layer disposed over the first silicon level; a second metal layer disposed over the first metal layer; a third metal layer disposed over the second metal layer; a second level including a plurality of second transistors, disposed over the third metal layer; a third level including a plurality of third transistors, disposed over the second level; a via disposed through the second and third levels; a fourth metal layer disposed over the third level; a fifth metal layer disposed over the fourth metal layer; and a fourth level including a second single crystal silicon layer and is disposed over the fifth metal layer, where each of the plurality of second transistors includes a metal gate, and the via has a diameter of less than 450 nm.
SEMICONDUCTOR DIE WITH A SILICON CARBIDE SUBSTRATE
The disclosure relates to a semiconductor die with a semiconductor device in a semiconductor body, the semiconductor body comprising a silicon carbide substrate; an epitaxial silicon carbide layer system on a first side of the silicon carbide substrate; an interruption layer; wherein the interruption layer is embedded either into the silicon carbide substrate or into the epitaxial silicon carbide layer system, in each case at a vertical distance from the first side of the silicon carbide substrate.
METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
A method for manufacturing a semiconductor device includes forming a first insulating film including a first opening; forming, on the first insulating film, a first resist including a second opening larger than the first opening; forming a gate electrode in the first opening, in the second opening, above the second opening, and on the first resist; forming a second resist on the gate electrode, the second resist covering at least a region above the second opening in the vertical direction, the second resist being wider than the second opening; etching the gate electrode and up to the middle of the first resist using the second resist as a mask; removing the first resist and the second resist; and forming a second insulating film covering an exposed portion of the gate electrode and an exposed portion of the first insulating film.
Gate structure and semiconductor device having the same
Provided are a gate structure and a method of forming the same. The gate structure includes a gate dielectric layer, a metal layer, and a cluster layer. The metal layer is disposed over the gate dielectric layer. The cluster layer is sandwiched between the metal layer and the gate dielectric layer, wherein the cluster layer at least includes an amorphous silicon layer, an amorphous carbon layer, or an amorphous germanium layer. In addition, a semiconductor device including the gate structure is provided.
Semiconductor device
There is provided a semiconductor device including: a pad portion that is provided above the upper surface of the semiconductor substrate and that is separated from the emitter electrode; a wire wiring portion that is connected to a connection region on an upper surface of the pad portion; a wiring layer that is provided between the semiconductor substrate and the pad portion and that includes a region overlapping the connection region; an interlayer dielectric film that is provided between the wiring layer and the pad portion and that has a through hole below the connection region; a tungsten portion that contains tungsten and that is provided inside the through hole and electrically connects the wiring layer and the pad portion; and a barrier metal layer that contains titanium and that is provided to cover an upper surface of the interlayer dielectric film below the connection region.