H10W72/5445

Semiconductor apparatus
12538854 · 2026-01-27 · ·

A semiconductor device includes a plurality of semiconductor elements, each of which has a first electrode, a second electrode, and a third electrode, and is subjected to an ON-OFF control between the first electrode and the second electrode in accordance with a driving signal input to the third electrode. Further, the semiconductor device includes a control terminal to which the driving signal is input, a first wiring portion to which the control terminal is connected, a second wiring portion separated from the first wiring portion, a first connection member to conduct the first wiring portion and the second wiring portion, and a second connection member to conduct the second wiring portion and the third electrode of one of the plurality of semiconductor elements. The respective first electrodes of the plurality of semiconductor elements are electrically connected to one another, and respective second electrodes of the plurality of semiconductor elements are electrically connected to one another.

HYBRID WIRE SIZE DIAMETER UNDER ONE SINGLE DIE
20260032922 · 2026-01-29 ·

Systems and apparatus are provided for a hybrid wire size diameter under one single die. For example, an apparatus can include a memory cell die, a plurality of signal pads under the memory cell die and a plurality of power pads under the memory cell die. Each bonding wire coupled to a respective one of the plurality of signal pads has a first wire size diameter and each bonding wire coupled to a respective one of the plurality of power pads has a second wire size diameter larger than the first wire size diameter.

SEMICONDUCTOR PACKAGE
20260033400 · 2026-01-29 · ·

A semiconductor package includes a package substrate having substrate pads disposed in a first direction on one surface, a semiconductor chip having chip pads disposed in the first direction, and bonding wires connecting the chip pads and the substrate pads. The bonding wires include first and second bonding wires alternately connected to the substrate pads respectively, in the first direction, the first bonding wires are connected to the substrate pads at a first angle less than a right angle with respect to a direction of the semiconductor chip, the second bonding wires are connected to the substrate pads at a second angle less than the first angle with respect to the direction of the semiconductor chip and a position at which the first bonding wires contact the substrate pads is closer to the semiconductor chip than a position at which the second bonding wires contact the substrate pads is to the semiconductor chip.

SEMICONDUCTOR PACKAGE INCLUDING PROCESSOR CHIP AND MEMORY CHIP
20260060150 · 2026-02-26 ·

A semiconductor package includes a package substrate, a processor chip mounted on a first region of the package substrate, a plurality of memory chips mounted on a second region of the package substrate being spaced apart from the first region of the package substrate, a signal transmission device mounted on a third region of the package substrate between the first and second regions of the package substrate, and a plurality of first bonding wires connecting the plurality of memory chips to the signal transmission device. The signal transmission device includes upper pads connected to the plurality of first bonding wires, penetrating electrodes arranged in a main body portion of the signal transmission device and connected to the upper pads, and lower pads in a lower surface portion of the signal transmission device and connected to the penetrating electrodes and connected to the package substrate via bonding balls.

SEMICONDUCTOR COMPONENT
20260060140 · 2026-02-26 ·

A semiconductor component has a circuit carrier with a first conductor layer, in which a first conductor path is formed. A first thyristor chip has, on its upper face, an anode contact and a gate contact and, on its lower face, a cathode contact placed for electrical connection on the first conductor path. A second thyristor chip has, on its upper face, a cathode contact and a gate contact and, on its lower face, an anode contact placed for electrical connection on the first conductor path. At least one electrically conductive connection element connects the anode contact of the first thyristor chip to the cathode contact of the second thyristor chip. The first conductor path thus establishes an electrical connection between the cathode contact of the first thyristor chip and the anode contact of the second thyristor chip.

Control chip for leadframe package
12564073 · 2026-02-24 · ·

An electronic device includes: an insulating substrate including an obverse surface facing a thickness direction; a wiring portion formed on the substrate obverse surface and made of a conductive material; a lead frame arranged on the substrate obverse surface; a first and a second semiconductor elements electrically connected to the lead frame; and a first control unit electrically connected to the wiring portion to operate the first semiconductor element as a first upper arm and operate the second semiconductor element as a first lower arm. The lead frame includes a first pad portion to which the first semiconductor element is joined and a second pad portion to which the second semiconductor element is joined. The first and second pad portions are spaced apart from the wiring portion and arranged in a first direction with a first separation region sandwiched therebetween, where the first direction is orthogonal to the thickness direction. The first control unit is spaced apart from the lead frame as viewed in the thickness direction, while overlapping with the first separation region as viewed in a second direction orthogonal to the thickness direction and the first direction.

SEMICONDUCTOR PACKAGE AND METHOD OF MANUFACTURING THE SEMICONDUCTOR PACKAGE
20260053058 · 2026-02-19 ·

A semiconductor package includes a package substrate, a first semiconductor chip on an upper surface of the package substrate, a spacer chip on the upper surface of the package substrate and spaced apart from the first semiconductor chip, a plurality of second semiconductor chips sequentially stacked on the spacer chip by a plurality of adhesive films, respectively, and a molding member on the spacer chip, the first semiconductor chip, and the plurality of second semiconductor chips. When viewed in a plan view, the spacer chip has an overlapping region overlapping with a lowermost second semiconductor chip of the plurality of second semiconductor chips. The lowermost second semiconductor chip is attached to the spacer chip by a first adhesive film. A portion of the first adhesive film attached to the spacer chip is within a recess that is in an upper surface of the overlapping region of the spacer chip.

Method for manufacturing light emitting device
12568857 · 2026-03-03 · ·

A method for manufacturing a light emitting device includes: preparing a first substrate having an upper surface comprising an element placement region; placing a light emitting element in the element placement region; disposing an uncured, sheet-like light-transmissive member on the light emitting element and bringing an outer edge of a lower surface of the light-transmissive member into contact with an outer upper surface of the element placement region of the first substrate by pressing the light-transmissive member; and disposing a first protrusion portion along an outer edge of an upper surface of the light-transmissive member so that the first protrusion portion extends over the upper surface of the first substrate and the upper surface of the light-transmissive member.

SEMICONDUCTOR DEVICE
20260047511 · 2026-02-12 ·

A semiconductor device includes a first die pad having a main surface, a second die pad having a second main surface, a first switching element connected to the first main surface, a second switching element connected to the second main surface, a first connecting member connecting the first main surface electrode of the first switching element to the second die pad, an encapsulation resin encapsulating the first switching element, the second switching element, the first die pad, the second die pad, and the first connecting member, and leads projecting out of one of the resin side surfaces of the encapsulation resin.

Device and method for UBM/RDL routing

An under bump metallurgy (UBM) and redistribution layer (RDL) routing structure includes an RDL formed over a die. The RDL comprises a first conductive portion and a second conductive portion. The first conductive portion and the second conductive portion are at a same level in the RDL. The first conductive portion of the RDL is separated from the second conductive portion of the RDL by insulating material of the RDL. A UBM layer is formed over the RDL. The UBM layer includes a conductive UBM trace and a conductive UBM pad. The UBM trace electrically couples the first conductive portion of the RDL to the second conductive portion of the RDL. The UBM pad is electrically coupled to the second conductive portion of the RDL. A conductive connector is formed over and electrically coupled to the UBM pad.