Patent classifications
H10P72/7434
MANUFACTURABLE GALLIUM AND NITROGEN CONTAINING SINGLE FREQUENCY LASER DIODE
A method for manufacturing an optical device includes providing a carrier waver, provide a first substrate having a first surface region, and forming a first gallium and nitrogen containing epitaxial material overlying the first surface region. The first epitaxial material includes a first release material overlying the first substrate. The method also includes patterning the first epitaxial material to form a plurality of first dice arranged in an array; forming a first interface region overlying the first epitaxial material; bonding the first interface region of at least a fraction of the plurality of first dice to the carrier wafer to form bonded structures; releasing the bonded structures to transfer a first plurality of dice to the carrier wafer, the first plurality of dice transferred to the carrier wafer forming mesa regions on the carrier wafer; and forming an optical waveguide in each of the mesa regions, the optical waveguide configured as a cavity to form a laser diode of the electromagnetic radiation.
Light emitting device for display and display apparatus
A light emitting display including a circuit board, a plurality of light emitting devices arranged on the circuit board each including a first, LED stack, a second LED stack, and a third LED stack, a bump pad disposed between the circuit board and the light emitting device, the bump pad comprising Au material, and an encapsulating layer comprising an optical interference preventing material and covering the light emitting devices, in which the circuit board includes an interconnection line and a plurality of pads disposed on an upper surface thereof to provide electrical connection, the first, second, and third LED stacks are stacked in a vertical direction, one of the LED stacks configured to emit light having the longest wavelength among the first, second, and third LED stacks is in ohmic contact with the Au material, and the bump pad has an irregular upper surface.
Dynamic release tapes for assembly of discrete components
A method includes positioning a discrete component assembly on a support fixture of a component transfer system, the discrete component assembly including a dynamic release tape including a flexible support layer, and a dynamic release structure disposed on the flexible support layer, and a discrete component adhered to the dynamic release tape. The method includes irradiating the dynamic release structure to release the discrete component from the dynamic release tape.
INTEGRATION OF MICRODEVICES INTO SYSTEM SUBSTRATE
In a micro-device integration process, a donor substrate is provided on which to conduct the initial manufacturing and pixelation steps to define the micro devices, including functional, e.g. light emitting layers, sandwiched between top and bottom conductive layers. The microdevices are then transferred to a system substrate for finalizing and electronic control integration. The transfer may be facilitated by various means, including providing a continuous light emitting functional layer, breakable anchors on the donor substrates, temporary intermediate substrates enabling a thermal transfer technique, or temporary intermediate substrates with a breakable substrate bonding layer.
METHODS OF FABRICATING 3D SEMICONDUCTOR DEVICES AND STRUCTURES WITH METAL LAYERS AND MEMORY CELLS
Methods of fabricating a 3D semiconductor device including: forming a first level including a first single crystal layer and first transistors, includes a single crystal channel; forming a first metal layer in the first level and a second metal layer overlaying the first metal layer; forming memory control circuits in the first level; forming a second level including second transistors, where at least one of the second transistors includes a metal gate; forming a third level including third transistors; forming a fourth level including fourth transistors, where the second level includes first memory cells, where the fourth level includes second memory cells, where the memory control circuits include control of data written into the first memory cells and into the second memory cells, where at least one of the transistors includes a hafnium oxide gate dielectric.
3D SEMICONDUCTOR DEVICES AND STRUCTURES WITH TRANSISTORS, METAL LAYERS, AND SINGLE CRYSTAL TRANSISTOR CHANNELS
A semiconductor device including: a first level including a plurality of first metal layers; a second level overlaying the first level, where the second level includes at least one single-crystal silicon layer and a plurality of transistors, where each of the plurality of transistors includes a single-crystal channel, where the second level includes a plurality of second metal layers which includes interconnections between the plurality of transistors, the second level is overlaid by an isolation layer; a connective path from the plurality of transistors to the plurality of first metal layers, where at least one of the plurality of transistors includes a second single-crystal channel overlaying a first single-crystal channel, where each of at least one of the plurality of transistors includes at least a two sided gate, where the first single-crystal channel is self-aligned to the second single-crystal channel being processed following a same lithography step.
Manufacturing method of chip-attached substrate and substrate processing apparatus
A manufacturing method of a chip-attached substrate includes preparing a stacked substrate including multiple chips, a first substrate to which the multiple chips are temporarily bonded, and a second substrate bonded to the first substrate with the multiple chips therebetween; and separating the multiple chips bonded to the first substrate and the second substrate from the first substrate to bond the multiple chips to one surface of a third substrate including a device layer.
Semiconductor device and semiconductor device manufacturing method
According to one embodiment, a semiconductor device includes: a circuit board; a first semiconductor chip mounted on a face of the circuit board; a resin film covering the first semiconductor chip; and a second semiconductor chip having a chip area larger than a chip area of the first semiconductor chip, the second semiconductor chip being stuck to an upper face of the resin film and mounted on the circuit board. The resin film entirely fits within an inner region of a bottom face of the second semiconductor chip when viewed in a stacking direction of the first and second semiconductor chips.
Method of preparing a structured substrate for direct bonding
A method of preparing a structured substrate of interest including the following steps: providing a substrate of interest including a thin film, onto which a protective layer has been bonded by direct bonding, depositing a resin, and etching the thin film and a portion of the support substrate through openings in the resin, to form pads, bonding a temporary substrate to the substrate of interest, then separating them, whereby the protective layer is separated from the substrate of interest, the resin being removed prior to the bonding step or during the separation, the protective layer/thin film adhesion energy being lower than the temporary substrate/protective layer adhesion energy or than the resin/protective layer adhesion energy.
Methods for fusion bonding semiconductor devices to temporary carrier wafers with cavity regions for reduced bond strength, and semiconductor device assemblies formed by the same
Methods of making a semiconductor device assembly are provided. The methods can comprise providing a first semiconductor device having a first dielectric material at a first surface, providing a carrier wafer having a second dielectric material at a second surface, and forming a dielectric-dielectric bond between the first dielectric material and the second dielectric material. At least one of the first surface and the second surface includes a cavity configured to entrap a gas during the formation of the bond. The method can further include stacking one or more second semiconductor devices over the first semiconductor device to form the semiconductor device assembly, and removing the semiconductor device assembly from the carrier wafer.