Patent classifications
H10W72/351
SEMICONDUCTOR PACKAGE STRUCTURE AND METHOD FOR FORMING THE SAME
A semiconductor package structure includes a first package component, a second package component disposed over the first package component, a plurality of connectors between the first package component and the second package component, an underfill between the first package component and the second package component and surrounding the plurality of connectors, and a plurality of heat sink fibers in the underfill. A thermal conductivity of the plurality of heat sink fibers is greater than a thermal conductivity of the underfill.
SEMICONDUCTOR PACKAGE AND METHOD
A semiconductor package including two different adhesives and a method of forming are provided. The semiconductor package may include a package component having a semiconductor die bonded to a substrate, a first adhesive over the substrate, a heat transfer layer on the package component, and a lid attached to the substrate by a second adhesive. The first adhesive may encircle the package component and the heat transfer layer. The lid may include a top portion on the heat transfer layer and the first adhesive, and a bottom portion attached to the substrate and encircling the first adhesive. A material of the second adhesive may be different from a material of the first adhesive.
PACKAGE STRUCTURE AND METHOD FOR MANUFACTURING SAME, AND ELECTRONIC DEVICE
A package structure and a method for manufacturing the same, and an electronic device are provided. The package structure includes a substrate, a chip stack, a heat dissipation layer, and a molding layer. The chip stack is disposed on the substrate, the heat dissipation layer is disposed on the chip stack, and the molding layer is disposed on the substrate and covers the chip stack. The molding layer is in contact with the heat dissipation layer, the molding layer and the heat dissipation layer are coplanar, and the thermal conductivity coefficient of the plastic encapsulating layer is less than the thermal conductivity coefficient of the heat dissipation layer.
Package with Heat Dissipation Structure and Method for Forming the Same
In an embodiment, a package includes an encapsulant laterally surrounding a first integrated circuit device and a second integrated circuit device, wherein the first integrated circuit device includes a die and a heat dissipation structure over the die; a sealant disposed over the heat dissipation structure; an adhesive disposed over the second integrated circuit device; and a lid disposed over the sealant and the adhesive, wherein the lid includes a first cooling passage and a second cooling passage, the first cooling passage including an opening at a bottom of the lid and aligned to the heat dissipation structure, the second cooling passage including channels aligned to the second integrated circuit device and being distant from the bottom of the lid.
Self-densifying interconnection between a high-temperature semiconductor device selected from GaN or SiC and a substrate
A self-densifying interconnection is formed between a high-temperature semiconductor device selected from a GaN or SiC-based device and a substrate. The interconnection includes a matrix of micron-sized silver particles in an amount from approximately 10 to 60 weight percent; the micron-sized silver particles having a particle size ranging from approximately 0.1 microns to 15 microns. Bonding particles are used to chemically bind the matrix of micron-sized silver particles. The bonding particles are core silver nanoparticles with in-situ formed surface silver nanoparticles chemically bound to the surface of the core silver nanoparticles and, at the same time, chemically bound to the matrix of micron-sized silver particles. The bonding particles have a core particle size ranging from approximately 10 to approximately 100 nanometers while the in-situ formed surface silver nanoparticles have a particle size of approximately 3-9 nanometers.
Paste composition and semiconductor device
This paste composition includes silver particles (A), a thermosetting resin (B), a curing agent (C), and a solvent (D). A shrinkage rate after curing of the paste composition is 15% or less.
Semiconductor structure with diamond heat dissipation and manufacturing method thereof
Embodiments of this application provide a semiconductor structure, an electronic device, and a manufacture method for a semiconductor structure, and relate to the field of heat dissipation technologies for electronic products. An example semiconductor structure includes a semiconductor device, a bonding layer, a substrate, a conducting via, and a metal layer. The semiconductor device is disposed on an upper surface of the substrate by using the bonding layer. The metal layer is disposed on a lower surface of the substrate. The substrate includes a base plate, a groove formed on the base plate, and a diamond accommodated in the groove. The conducting via penetrates the substrate, the bonding layer, and at least a part of the semiconductor device, and is electrically connected to the metal layer. The groove bypasses the conducting via.
WAFER BONDING METHOD AND SEMICONDUCTOR STRUCTURE MANUFACTURED USING THE SAME
A method for manufacturing a semiconductor structure includes: forming a first bonding layer on a device substrate, the first bonding layer including a first bonding sub-layer and a second bonding sub-layer, the first bonding sub-layer including a first metal oxide material in an amorphous state and a plurality of metal nanoparticles, the second bonding sub-layer including a second metal oxide material in an amorphous state; forming a second bonding layer on a carrier substrate, the second bonding layer including a third metal oxide material in an amorphous state; conducting a surface modification process on the first and second bonding layers; bonding the device and carrier substrates to each other through the first and second bonding layers; and annealing the first and second bonding layers to convert the first, second, and third metal oxide materials from the amorphous state to a crystalline state.
WAFER BONDING METHOD AND SEMICONDUCTOR STRUCTURE OBTAINED BY THE SAME
A method for manufacturing a semiconductor structure includes: forming a first bonding layer on a device substrate formed with a semiconductor device so as to cover the semiconductor device, wherein the first bonding layer includes a first metal oxide material in an amorphous state; forming a second bonding layer on a carrier substrate, wherein the second bonding layer includes a second metal oxide material in an amorphous state; conducting a surface modification process on the first bonding layer and the second bonding layer; bonding the device substrate and the carrier substrate to each other through the first and second bonding layers; and annealing the first and second bonding layers so as to convert the first and second metal oxide materials from the amorphous state to a crystalline state.
Thermosetting resin composition, semiconductor device and electrical/electronic component
There are provided a thermosetting resin composition for semiconductor bonding and a thermosetting resin composition for light emitting device which have high thermal conductivity and an excellent heat dissipation property and are capable of reliable pressure-free bonding of a semiconductor element and a light emitting element to a substrate. A thermosetting resin composition comprising: (A) silver fine particles ranging from 1 nm to 200 nm in thickness or in minor axis; (B) a silver powder having an average particle size of more than 0.2 m and 30 m or less; (C) resin particles; and (D) a thermosetting resin, wherein an amount of the resin particles (C) is 0.01 to 1 part by mass and an amount of the thermosetting resin (D) is 1 to 20 parts by mass, to 100 parts by mass being a total amount of the silver fine particles (A) and the silver powder (B).