Patent classifications
H10P14/3408
METHOD FOR PRODUCING A SEMICONDUCTOR BODY, SEMICONDUCTOR BODY AND POWER SEMICONDUCTOR DEVICE
A method for producing a semiconductor body comprises providing a first semiconductor layer of SiC, introducing carbon into the first semiconductor layer so that at least a portion of the first semiconductor layer becomes at least one C-rich region, and growing a second semiconductor layer of SiC on the first semiconductor layer comprising the at least one C-rich region.
Semiconductor device and semiconductor device manufacturing method
A semiconductor device of embodiments includes: an electrode containing titanium (Ti); a silicon carbide layer; a first region provided between the silicon carbide layer and the electrode, containing silicon (Si) and oxygen (O), and having a thickness equal to or more than 2 nm and equal to or less than 10 nm; and a second region provided between the first region and the electrode and containing titanium (Ti) and silicon (Si).
SiC epitaxial substrate manufacturing method and manufacturing device therefor
The present invention addresses the problem of providing a novel SiC epitaxial substrate manufacturing method and manufacturing device therefor. An SiC substrate and an SiC material, which has a lower doping concentration than said SiC substrate, are heated facing one another, and material is transported from the SiC material to the SiC substrate to form an SiC epitaxial layer. As a result, in comparison with the existing method (chemical vapour deposition), it is possible to provide an SiC epitaxial substrate manufacturing method with a reduced number of parameters to be controlled.
VDMOS HAVING A GATE ELECTRODE FORMED ON A GATE INSULATING FILM COMPRISING A THICK PORTION AND A THIN PORTION
A method for producing a semiconductor power device, includes forming a gate trench from a surface of a semiconductor layer toward an inside thereof. A first insulation film is formed on an inner surface of the gate trench. The method also includes removing a part on a bottom surface of the gate trench in the first insulation film. A second insulation film having a dielectric constant higher than SiO.sub.2 is formed in such a way as to cover the bottom surface of the gate trench exposed by removing the first insulation film.
TRENCH BASED SEMICONDUCTOR DEVICES WITH EPITAXIALLY REGROWN LAYERS
A silicon carbide semiconductor device includes a drift layer, a channel layer on the drift layer, the channel layer having a first conductivity type, a trench in the channel layer and a mesa adjacent to the trench, and a gate region within the trench. The gate region has a second conductivity type opposite the first conductivity type, and the gate region includes an epitaxially regrown layer. A method of forming a silicon carbide semiconductor device includes providing a drift layer, forming a channel layer on the drift layer, the channel layer having a first conductivity type, etching the channel layer to form a trench in the channel layer and a mesa adjacent to the trench, and epitaxially regrowing a gate region within the trench, wherein the gate region has a second conductivity type opposite the first conductivity type.
Insulated gate semiconductor device
An insulated gate semiconductor device includes: a carrier transport layer of a first conductivity-type; an injection control region of a second conductivity-type; a carrier supply region of the first conductivity-type; a base contact region of the second conductivity-type; trenches penetrating the injection control region to reach the carrier transport layer; an insulated gate structure provided inside the respective trenches; an upper buried region of the second conductivity-type being in contact with a bottom surface of the injection control region; a lower buried region of the second conductivity-type being in contact with a bottom surface of the upper buried region and a bottom surface of the respective trenches; and a high-concentration region of the first conductivity-type provided inside the carrier transport layer to be in contact with a part of a bottom surface of the lower buried region.
SiC EPITAXIAL WAFER AND SiC DEVICE
A SiC epitaxial wafer according to an embodiment includes a SiC substrate, and a SiC epitaxial layer on one surface of the SiC substrate. The SiC epitaxial layer has a buffer layer and a drift layer. The buffer layer is located between the drift layer and the SiC substrate, and has an impurity concentration higher than an impurity concentration of the drift layer. The impurity concentration of the buffer layer is 2.010.sup.18 cm.sup.3 or more. In a case where the impurity concentration at a center in plan view in a laminating direction is measured in the laminating direction, uniformity of the impurity concentration in the buffer layer is 50% or less.
Forming a planar semiconductor surface
A method for producing a planar semiconductor surface includes forming a workpiece that has a carrier substrate, one or more insulating layers, a semiconductor layer, a first etch stop layer, and a second etch stop layer; forming a contact on the workpiece; biasing the workpiece to a second voltage through the contact; etching the second etch stop layer and part of the first etch stop layer with a photo-electrochemical etching and the second voltage that selectively removes the second etch stop layer faster than the first etch stop layer; biasing the workpiece to a first voltage through the contact; and etching the first etch stop layer and part of the semiconductor layer with the photo-electrochemical etching and the first voltage that selectively removes the first etch stop layer faster than the semiconductor layer to produce a semiconductor device with a planar surface on the semiconductor layer.
MPS diode device and preparation method therefor
Disclosed are an MPS diode device and a preparation method therefor. The MPS diode device comprises a plurality of cells arranged in parallel, wherein each cell comprises a cathode electrode, and a substrate, epitaxial layer, buffer layer, and anode electrode that are formed in succession on the cathode electrode; two active regions are formed on the side of the epitaxial layer away from the substrate; the width of forbidden band of the buffer layer is greater than the width of forbidden band of the epitaxial layer, and a material of the buffer layer and a material of the epitaxial layer are allotropes; and first openings are formed at the positions in the buffer layer opposite to the active regions, and an ohmic metal layer is formed in the first openings.
FILM FORMATION METHOD, SUSCEPTOR, AND VAPOR GROWTH APPARATUS
A film formation method of forming a film on a surface of a wafer using a vapor growth apparatus is provided. The film formation method includes a film forming process of forming a film on the surface of the wafer. The vapor growth apparatus includes a susceptor that supports the wafer. The susceptor includes a plurality of wafer supports that support the wafer from below and rotates around a rotation axis extending in a vertical direction. The plurality of wafer supports are arranged at intervals in a circumferential direction around the rotation axis. The film forming process includes supporting the wafer using the plurality of wafer supports such that a direction in which the rotation axis and each wafer support are connected when seen in the vertical direction is a direction which is different from a cleaving direction of the wafer.