Patent classifications
H10P14/3248
SEMICONDUCTOR STRUCTURE
A semiconductor device includes a substrate, and a first transistor disposed on the substrate. The first transistor includes a first channel layer, a magnesium oxide layer, a first gate electrode, a first gate dielectric and first source/drain electrodes. A crystal orientation of the first channel layer is <100> or <110>. The magnesium oxide layer is located below the first channel layer and in contact with the first channel layer. The first gate electrode is located over the first channel layer. The first gate dielectric is located in between the first channel layer and the first gate electrode. The first source/drain electrodes are disposed on the first channel layer.
Heteroepitaxial semiconductor device and method for fabricating a heteroepitaxial semiconductor device
A heteroepitaxial semiconductor device includes a bulk semiconductor substrate, a seed layer including a first semiconductor material, the seed layer being arranged at a first side of the bulk semiconductor substrate and including a first side facing the bulk semiconductor substrate, an opposing second side and lateral sides connecting the first and second sides, a separation layer arranged between the bulk semiconductor substrate and the seed layer, a heteroepitaxial structure grown on the second side of the seed layer and including a second semiconductor material, different from the first semiconductor material, and a dielectric material layer arranged on the seed layer and at least partially encapsulating the heteroepitaxial structure, wherein the dielectric material layer also covers the lateral sides of the seed layer.
Preparation method of aluminum nitride composite structure based on two-dimensional (2D) crystal transition layer
A preparation method of an aluminum nitride (AlN) composite structure based on a two-dimensional (2D) crystal transition layer is provided. The preparation method includes: transferring the 2D crystal transition layer on a first periodic groove of an epitaxial substrate; forming a second periodic groove staggered with the first periodic groove on the 2D crystal transition layer; depositing a supporting protective layer; depositing a functional layer of a required AlN-based material; and removing the 2D crystal transition layer through thermal oxidation to obtain a semi-suspended AlN composite structure. The preparation method has low difficulty and is suitable for large-scale industrial production. Design windows of the periodic grooves and the AlN functional layer are large and can meet the material requirements of deep ultraviolet light-emitting diodes (DUV-LEDs) and radio frequency (RF) electronic devices for different purposes, resulting in a wide application range.
Substrate processing for GaN growth
Exemplary semiconductor structures may include a silicon-containing substrate. The structures may include a layer of a metal nitride overlying the silicon-containing substrate. The structures may include a gallium nitride structure overlying the layer of the metal nitride. The structures may include an oxygen-containing layer disposed between the layer of the metal nitride and the gallium nitride structure.
Manufacturing method of gallium nitride film
A method for manufacturing a gallium nitride film includes the steps of placing a substrate so as to face a target containing nitrogen and gallium in a vacuum chamber, supplying a sputtering gas into the vacuum chamber, supplying a nitrogen radical into the vacuum chamber, generating a plasma of the sputtering gas by application of a voltage to the target, generating a gallium ion by a collision of an ion of the sputtering gas with the target, and stopping the application of the voltage to the target and depositing gallium nitride on the substrate. The gallium nitride is generated by a reaction of the gallium ion with a nitrogen anion which is generated by a reaction of an electron in the vacuum chamber with the nitrogen radical.
Forming a planar semiconductor surface
A method for producing a planar semiconductor surface includes forming a workpiece that has a carrier substrate, one or more insulating layers, a semiconductor layer, a first etch stop layer, and a second etch stop layer; forming a contact on the workpiece; biasing the workpiece to a second voltage through the contact; etching the second etch stop layer and part of the first etch stop layer with a photo-electrochemical etching and the second voltage that selectively removes the second etch stop layer faster than the first etch stop layer; biasing the workpiece to a first voltage through the contact; and etching the first etch stop layer and part of the semiconductor layer with the photo-electrochemical etching and the first voltage that selectively removes the first etch stop layer faster than the semiconductor layer to produce a semiconductor device with a planar surface on the semiconductor layer.
A SEMICONDUCTOR STRUCTURE
The present invention provides a semiconductor structure comprising: a silicon substrate in [100] orientation; a scandium oxide layer over the substrate, in [111] orientation; and a scandium-rare earth-oxide layer over the scandium oxide layer. The scandium-rare earth-oxide layer can have a graded composition to transition lattice constant to match to a subsequent layer, such as an indium nitride layer having very high electron drift velocity. InN over Si (100) offers transistors, photonics and passive electronics that operate in the terahertz frequency range.
Semiconductor device
According to one embodiment, a semiconductor device includes a first electrode, a second electrode, a third electrode, a first nitride region, a second nitride region, and a third nitride region. The first nitride region includes Al.sub.x1Ga.sub.1-x1N (0x1<1). The first nitride region includes a first partial region, a second partial region, a third partial region, a fourth partial region, and a fifth partial region. The second nitride region includes Al.sub.x2Ga.sub.1-x2N (x1<x21) or In.sub.yAl.sub.zGa.sub.(1-y-z)N (0<y1, 0z<1, y+z1). The second nitride region includes a sixth partial region. The third nitride region includes Al.sub.x3Ga.sub.1-x3N (x1<x3<x2). The third nitride region includes a seventh partial region.
Method to improve performances of tunnel junctions grown by metal organic chemical vapor deposition
A device including an activated p-type layer comprising a III-Nitride based Mg-doped layer grown by vapor phase deposition or a growth method different from MBE. The p-type layer is activated through a sidewall of the p-type layer after the removal of defects from the sidewall thereby increasing a hole concentration in the p-type layer. In one or more examples, the device includes an active region between a first n-type layer and the p-type layer; a second n-type layer on the p-type layer; and a tunnel junction between the second n-type layer and the p-type layer, and the activated p-type layer has a hole concentration characterized by a current density of at least 100 Amps per centimeter square flowing between the first n-type layer and the second n-type layer in response to a voltage of 4 volts or less applied across the first n-type layer and the second n-type layer.
Deformation compensation method for growing thick galium nitride on silicon substrate
A method of manufacturing a structure for power electronics which includes epitaxially growing a GaN semiconductor layer is provided. The method includes growing buffer layers formed of AlN and Al.sub.xGa.sub.(1-x)N, wherein 0<x<1, on a Si substrate before growing the semiconductor layer on the buffer layers. The method also includes growing deformation compensation layers formed of SiO.sub.2, SiC.sub.xN.sub.(1-x), SiN, SiC.sub.xO.sub.(1-x), SiC, SiN.sub.xO.sub.(1-x), Al.sub.2O.sub.3, and/or Cr.sub.2O.sub.3, wherein 0<x<1, on the substrate opposite the semiconductor layer. The deformation compensation layers compensate for deformation of the structure that occurs while growing the semiconductor and buffer layers and deformation that occurs while cooling the structure. The method further includes estimating epitaxial growth stress, interface stress, and thermal stress of the structure, and adjusting the temperature and or thickness of the layers based on the estimated epitaxial growth stress, interface stress, and/or thermal stress.