B81C2203/035

Wafer level package for device
20230050181 · 2023-02-16 ·

According to an example aspect of the present invention, there is provided a wafer level package for a device, the package comprising: a first substrate and a second substrate, a sealing structure comprising a seal ring and a bonding layer between the first substrate and the second substrate, and a lateral electrical connection line on a surface of the first substrate, which lateral electrical connection line extends through the seal ring for creating an electrical connection between the device inside the package and an electrical circuit outside the package.

METHOD AND SYSTEM FOR FABRICATING A MEMS DEVICE CAP
20230045563 · 2023-02-09 ·

A device includes a substrate comprising a first standoff, a second standoff, a third standoff, a first cavity, a second cavity, and a bonding material covering a portion of the first, the second, and the third standoff. The first cavity is positioned between the first and the second standoffs, and the second cavity is positioned between the second and the third standoffs. The first cavity comprises a first cavity region and a second cavity region separated by a portion of the substrate extruding thereto, and wherein a depth associated with the first cavity region is greater than a depth associated with the second cavity. A surface of the first cavity is covered with a getter material.

Packaging method and associated packaging structure

The present disclosure provides a packaging method, including: providing a first semiconductor substrate; forming a bonding region on the first semiconductor substrate, wherein the bonding region of the first semiconductor substrate includes a first bonding metal layer and a second bonding metal layer; providing a second semiconductor substrate having a bonding region, wherein the bonding region of the second semiconductor substrate includes a third bonding layer; and bonding the first semiconductor substrate to the second semiconductor substrate by bringing the bonding region of the first semiconductor substrate in contact with the bonding region of the second semiconductor substrate; wherein the first and third bonding metal layers include copper (Cu), and the second bonding metal layer includes Tin (Sn). An associated packaging structure is also disclosed.

Microfabricated ultrasonic transducer having individual cells with electrically isolated electrode sections

An ultrasonic transducer includes a membrane, a bottom electrode, and a plurality of cavities disposed between the membrane and the bottom electrode, each of the plurality of cavities corresponding to an individual transducer cell. Portions of the bottom electrode corresponding to each individual transducer cell are electrically isolated from one another. Each portion of the bottom electrode corresponds to each individual transducer that cell further includes a first bottom electrode portion and a second bottom electrode portion, the first and second bottom electrode portions electrically isolated from one another.

Segmented pedestal for mounting device on chip

A system includes a semiconductor substrate having a first cavity. The semiconductor substrate forms a pedestal adjacent the first cavity. A device overlays the pedestal and is bonded to the semiconductor substrate by metal within the first cavity. A plurality of second cavities are formed in a surface of the pedestal beneath the device, wherein the second cavities are smaller than the first cavity. In some of these teachings, the second cavities are voids. In some of these teachings, the metal in the first cavity comprises a eutectic mixture. The structure relates to a method of manufacturing in which a layer providing a mask to etch the first cavity is segmented to enable easy removal of the mask-providing layer from the area over the pedestal.

METHOD FOR THE LOCALIZED DEPOSITION OF A MATERIAL ON A METAL ELEMENT

A method is provided for localised deposition of a material over an element, including deposition of a portion of the material over a portion of a surface of a support; positioning of a portion of the element against the portion of the material; annealing of the material portion increasing, at the end of the treatment, the adhesion force of the material against the portion of the element, the materials of the portion of the element and of the portion of the surface of the support being selected such that the adhesion of the material against the portion of the element is, at the end of the annealing, higher than that of the material against the portion of the surface of the support; and separation of the element and the support at the interface between the material and the portion of the surface of the support, the material remaining secured to the portion of the element.

Methods for fabricating silicon MEMS gyroscopes with upper and lower sense plates

Methods for fabricating MEMS tuning fork gyroscope sensor system using silicon wafers. This provides the possibly to avoid glass. The sense plates can be formed in a device layer of a silicon on insulator (SOI) wafer or in a deposited polysilicon layer in a few examples.

Methods including panel bonding acts and electronic devices including cavities
11519847 · 2022-12-06 · ·

A method is disclosed. In one example, the method includes bonding a first panel of a first material to a base panel in a first gas atmosphere, wherein multiple hermetically sealed first cavities encapsulating gas of the first gas atmosphere are formed between the first panel and the base panel. The method further includes bonding a second panel of a second material to at least one of the base panel and the first panel, wherein multiple second cavities are formed between the second panel and the at least one of the base panel and the first panel.

Apparatus having a bondline structure and a diffusion barrier with a deformable aperture

In described examples, a bondline structure is arranged along a periphery of a cavity. The bondline structure extends from a first substrate and is configured to bond with an interposer arranged on a second substrate. A diffusion barrier is arranged on the first substrate for contacting the interposer. The diffusion barrier is arranged to impede a contaminant against migrating from the bondline structure and entering the cavity.

SENSOR WITH DIMPLE FEATURES AND IMPROVED OUT-OF-PLANE STICTION
20230100960 · 2023-03-30 ·

A method includes fusion bonding a handle wafer to a first side of a device wafer. The method further includes depositing a first mask on a second side of the device wafer, wherein the second side is planar. A plurality of dimple features is formed on an exposed portion on the second side of the device wafer. The first mask is removed from the second side of the device wafer. A second mask is deposited on the second side of the device wafer that corresponds to a standoff. An exposed portion on the second side of the device wafer is etched to form the standoff. The second mask is removed. A rough polysilicon layer is deposited on the second side of the device wafer. A eutectic bond layer is deposited on the standoff. In some embodiments, a micro-electromechanical system (MEMS) device pattern is etched into the device wafer.