C30B25/183

FABRICATION OF SINGLE-CRYSTALLINE IONICALLY CONDUCTIVE MATERIALS AND RELATED ARTICLES AND SYSTEMS

The fabrication of single-crystalline ionically conductive materials and related articles and systems are generally described.

MONOCRYSTALLINE NICKEL-TITANIUM FILMS ON SINGLE CRYSTAL SILICON SUBSTRATES USING SEED LAYERS
20230052052 · 2023-02-16 ·

A method of forming a monocrystalline nitinol film on a single crystal silicon wafer can comprise depositing a first seed layer of a first metal on the single crystal silicon wafer, the first seed layer growing epitaxially on the single crystal silicon wafer in response to the depositing the first seed layer of the first metal; and depositing the monocrystalline nitinol film on a final seed layer, the monocrystalline nitinol film growing epitaxially on the final seed layer in response to the depositing the monocrystalline nitinol film. The method can form a multilayer stack for a micro-electromechanical system MEMS device.

PREPARATION METHOD FOR SEMICONDUCTOR STRUCTURE
20230038176 · 2023-02-09 · ·

Disclosed is a preparation method for a semiconductor structure. The semiconductor structure includes: a substrate; an epitaxial layer and an epitaxial structure that are stacked on the substrate in sequence. The epitaxial layer is doped with a doping element. In the forming process, a sacrificial layer is formed on the epitaxial layer, and the sacrificial layer is repeatedly etched, such that a concentration of the doping element in the epitaxial layer is lower than a preset value. In this application, the sacrificial layer is formed on the epitaxial layer, and the sacrificial layer is repeatedly etched, such that the concentration of the doping element in the epitaxial layer is lower than the preset value, so as to prevent the doping element in the epitaxial layer from being precipitated upward into an upper-layer structure, ensure the mobility of electrons in a channel layer, and improve the performance of a device.

Method and structure of single crystal electronic devices with enhanced strain interface regions by impurity introduction

A method of manufacture and resulting structure for a single crystal electronic device with an enhanced strain interface region. The method of manufacture can include forming a nucleation layer overlying a substrate and forming a first and second single crystal layer overlying the nucleation layer. This first and second layers can be doped by introducing one or more impurity species to form a strained single crystal layers. The first and second strained layers can be aligned along the same crystallographic direction to form a strained single crystal bi-layer having an enhanced strain interface region. Using this enhanced single crystal bi-layer to form active or passive devices results in improved physical characteristics, such as enhanced photon velocity or improved density charges.

NITRIDE SEMICONDUCTOR TEMPLATE, MANUFACTURING METHOD THEREOF, AND EPITAXIAL WAFER
20180010246 · 2018-01-11 ·

A nitride semiconductor template includes a heterogeneous substrate, a first nitride semiconductor layer that is formed on one surface of the heterogeneous substrate, includes a nitride semiconductor and has an in-plane thickness variation of not more than 4.0%, and a second nitride semiconductor layer that is formed on an annular region including an outer periphery of an other surface of the heterogeneous substrate, includes the nitride semiconductor and has a thickness of not less than 1 μm.

EPITAXIAL WAFER MANUFACTURING METHOD, EPITAXIAL WAFER, SEMICONDUCTOR DEVICE MANUFACTURING METHOD, AND SEMICONDUCTOR DEVICE

A method for manufacturing an epitaxial wafer comprising a silicon carbide substrate and a silicon carbide voltage-blocking-layer, the method includes: epitaxially growing a buffer layer on the substrate, doping a main dopant for determining a conductivity type of the buffer layer and doping an auxiliary dopant for capturing minority carriers in the buffer layer at a doping concentration less than the doping concentration of the main dopant, so that the buffer layer enhances capturing and extinction of the minority carriers, the minority carriers flowing in a direction from the voltage-blocking-layer to the substrate, so that the buffer layer has a lower resistivity than the voltage-blocking-layer, and so that the buffer layer includes silicon carbide as a main component; and epitaxially growing the voltage-blocking-layer on the buffer layer.

Forming Method for Semiconductor Layer
20230005745 · 2023-01-05 ·

A recess and a recess are formed at places where a threading dislocation and a threading dislocation reach a surface of a third semiconductor layer. A through-hole and a through-hole are formed in a second semiconductor layer under places of the recess and the recess, the through-hole and the through-hole extending through the second semiconductor layer. A first semiconductor layer is oxidized through the recess, the recess, the through-hole, and the through-hole to form an insulation film that covers a lower surface of the second semiconductor layer. The third semiconductor layer is subjected to crystal regrowth.

LARGE AREA SYNTHESIS OF CUBIC PHASE GALLIUM NITRIDE ON SILICON
20230238246 · 2023-07-27 ·

A wafer includes a buried substrate; a layer of silicon (100) disposed on the buried substrate and forming multiple U-shaped grooves, wherein each U-shaped groove comprises a bottom portion and silicon sidewalls (111) at an angle to the buried substrate; a buffer layer disposed within the multiple U-shaped grooves; and multiple gallium nitride (GaN)-based structures having vertical sidewalls disposed within and protruding above the multiple U-shaped grooves, the multiple GaN-based structures each including cubic gallium nitride (c-GaN) formed at merged growth fronts of hexagonal gallium nitride (h-GaN) that extend from the silicon sidewalls (111).

OPTICAL GAIN MATERIALS FOR HIGH ENERGY LASERS AND LASER ILLUMINATORS AND METHODS OF MAKING AND USING SAME

Core-cladding planar waveguide (PWG) structures and methods of making and using same. The core-cladding PWG structures can be synthesized by hydride vapor phase epitaxy and processed by mechanical and chemical-mechanical polishing. An Er doping concentration of [Er] between 1×10.sup.18 atoms/cm.sup.3 and 1×10.sup.22 atoms/cm.sup.3 can be in the core layer. Such PWGs have a core region that can achieve optical confinement between 96% and 99% and above.

Semiconductor Structure

A method for manufacturing a semiconductor structure is provided. The method includes a III-V semiconductor device in a first region of a base substrate and a further device in a second region of the base substrate. The method includes: (a) obtaining a base substrate comprising the first region and the second region, different from the first region; (b) providing a buffer layer over a surface of the base substrate at least in the first region, wherein the buffer layer comprises at least one monolayer of a first two-dimensional layered crystal material; (c) forming, over the buffer layer in the first region, and not in the second region, a III-V semiconductor material; and (d) forming, in the second region, at least part of the further device. A semiconductor structure is also provided.