Patent classifications
G06G7/186
Gain tuning for synchronous rectifiers
A synchronous rectifier includes: an integrator configured to integrate a voltage across a secondary side winding of a transformer over an integral period having an expected zero integral value; a first comparator configured to detect an end of a demagnetization phase of the secondary side winding based on diode detection; and a digital circuit configured to adjust a channel gain of the synchronous rectifier based on an integration error at the end of the integral period, the integration error corresponding to the difference between the integrated voltage at the end of the integral period and the expected zero integral. Corresponding methods of gain tuning and a power converter are also described.
Gain tuning for synchronous rectifiers
A synchronous rectifier includes: an integrator configured to integrate a voltage across a secondary side winding of a transformer over an integral period having an expected zero integral value; a first comparator configured to detect an end of a demagnetization phase of the secondary side winding based on diode detection; and a digital circuit configured to adjust a channel gain of the synchronous rectifier based on an integration error at the end of the integral period, the integration error corresponding to the difference between the integrated voltage at the end of the integral period and the expected zero integral. Corresponding methods of gain tuning and a power converter are also described.
Method of data conversion for computing-in-memory
Computing-in-memory utilizes memory as weight for multiply-and-accumulate (MAC) operations. Input data multiplies weights to produce output data during the operation. Method of data conversion from input data, memory element to output data is described to enhance the computing efficiency.
Hysteresis comparator, semiconductor device, and power storage device
To provide a hysteresis comparator having a small circuit area and low power consumption. The hysteresis comparator includes a comparator, a switch, a first capacitor, a second capacitor, and a logic circuit. A first terminal of the switch is electrically connected to one of a pair of conductive regions of the first capacitor, one of a pair of conductive regions of the second capacitor, and a first input terminal of the comparator. An output terminal of the comparator is electrically connected to an input terminal of the logic circuit. An output terminal of the logic circuit is electrically connected to the other of the pair of conductive regions of the second capacitor. The logic circuit has a function of generating an inverted signal of a signal input to the input terminal of the logic circuit and outputting the inverted signal to the output terminal of the logic circuit. A reference potential is input to the first input terminal of the comparator and the reference potential is held by the switch. Due to change in the potential of the output terminal of the comparator, the reference potential is changed by capacitive coupling of the second capacitor.
Hysteresis comparator, semiconductor device, and power storage device
To provide a hysteresis comparator having a small circuit area and low power consumption. The hysteresis comparator includes a comparator, a switch, a first capacitor, a second capacitor, and a logic circuit. A first terminal of the switch is electrically connected to one of a pair of conductive regions of the first capacitor, one of a pair of conductive regions of the second capacitor, and a first input terminal of the comparator. An output terminal of the comparator is electrically connected to an input terminal of the logic circuit. An output terminal of the logic circuit is electrically connected to the other of the pair of conductive regions of the second capacitor. The logic circuit has a function of generating an inverted signal of a signal input to the input terminal of the logic circuit and outputting the inverted signal to the output terminal of the logic circuit. A reference potential is input to the first input terminal of the comparator and the reference potential is held by the switch. Due to change in the potential of the output terminal of the comparator, the reference potential is changed by capacitive coupling of the second capacitor.
Amplification interface, and corresponding measurement system and method for calibrating an amplification interface
A thermally-isolated-metal-oxide-semiconducting (TMOS) sensor has inputs coupled to first and second nodes to receive first and second bias currents, and an output coupled to a third node. A tail has a first conduction terminal coupled to the third node and a second conduction terminal coupled to a reference voltage. A control circuit applies a control signal to a control terminal of the tail transistor based upon voltages at the first and second nodes so that a common mode voltage at the first and second nodes is equal to a reference common mode voltage. A differential current integrator has a first input terminal coupled to the second node and a second input terminal coupled to the first node, and provides an output voltage indicative of an integral of a difference between a first output current at the first input terminal and a second output current at the second input terminal.
Amplification interface, and corresponding measurement system and method for calibrating an amplification interface
A thermally-isolated-metal-oxide-semiconducting (TMOS) sensor has inputs coupled to first and second nodes to receive first and second bias currents, and an output coupled to a third node. A tail has a first conduction terminal coupled to the third node and a second conduction terminal coupled to a reference voltage. A control circuit applies a control signal to a control terminal of the tail transistor based upon voltages at the first and second nodes so that a common mode voltage at the first and second nodes is equal to a reference common mode voltage. A differential current integrator has a first input terminal coupled to the second node and a second input terminal coupled to the first node, and provides an output voltage indicative of an integral of a difference between a first output current at the first input terminal and a second output current at the second input terminal.
Integration circuit, touch interaction sensing apparatus, and touchscreen apparatus
An integration circuit may include a plurality of switches, at least one operational amplifier, and at least one feedback capacitor, sequentially transfers electrical charges charged in a node capacitor to the feedback capacitor, and integrates the electrical charges. The operational amplifier may be synchronized with a clock signal applied to at least one of the plurality of switches to thereby be operated in one of a normal mode and a low power mode.
Integration circuit, touch interaction sensing apparatus, and touchscreen apparatus
An integration circuit may include a plurality of switches, at least one operational amplifier, and at least one feedback capacitor, sequentially transfers electrical charges charged in a node capacitor to the feedback capacitor, and integrates the electrical charges. The operational amplifier may be synchronized with a clock signal applied to at least one of the plurality of switches to thereby be operated in one of a normal mode and a low power mode.
REFERENCE VOLTAGE BUFFER CIRCUIT
A reference voltage buffer circuit includes an operational amplifier, a capacitor switching module, a first transistor and a second transistor. The operational amplifier includes two input terminals and an output terminal, where the two input terminals receive an input reference voltage and a feedback voltage, respectively. A gate electrode of the first transistor is coupled to the capacitor switching module, and a source electrode of the first transistor provides the feedback voltage. A gate electrode of the second transistor is coupled to the capacitor switching module, and a source electrode of the second transistor provides an output reference voltage. In addition, the operational amplifier generates a stable control voltage to the gate electrodes of the first transistor and the second transistors via the capacitor switching module while the output terminal of the operational amplifier is not directly connect to the gate electrodes of the first transistor and the second transistors.