Patent classifications
G06G7/24
Programmable neuron for analog non-volatile memory in deep learning artificial neural network
Numerous embodiments for processing the current output of a vector-by-matrix multiplication (VMM) array in an artificial neural network are disclosed. The embodiments comprise a summer circuit and an activation function circuit. The summer circuit and/or the activation function circuit comprise circuit elements that can be adjusted in response to the total possible current received from the VMM to optimize power consumption.
Logarithmic amplifier
A logarithmic amplifier includes a logarithmic current preamplifier circuit and logarithmic amplifier circuit. The logarithmic current preamplifier circuit includes an inverting input terminal, an output terminal, and a first diode. The first diode is coupled between the inverting input terminal of the logarithmic current preamplifier circuit and the output terminal of the logarithmic current preamplifier circuit. The logarithmic amplifier circuit includes an inverting input terminal, an output terminal, and a second diode. The inverting input terminal of the logarithmic amplifier circuit is coupled to the output terminal of the logarithmic current preamplifier circuit. The second diode is coupled between the inverting input terminal of the logarithmic amplifier circuit and the output terminal of the logarithmic amplifier circuit.
Logarithmic amplifier
A logarithmic amplifier includes a logarithmic current preamplifier circuit and logarithmic amplifier circuit. The logarithmic current preamplifier circuit includes an inverting input terminal, an output terminal, and a first diode. The first diode is coupled between the inverting input terminal of the logarithmic current preamplifier circuit and the output terminal of the logarithmic current preamplifier circuit. The logarithmic amplifier circuit includes an inverting input terminal, an output terminal, and a second diode. The inverting input terminal of the logarithmic amplifier circuit is coupled to the output terminal of the logarithmic current preamplifier circuit. The second diode is coupled between the inverting input terminal of the logarithmic amplifier circuit and the output terminal of the logarithmic amplifier circuit.
BIPOLAR TRANSISTOR LOGARITHMIC CONVERTER WITH AC DIODE CONNECTION
A logarithmic converter circuit includes a converter input and a converter output. The circuit includes a first transistor which includes a control terminal, a first terminal coupled to the converter input, and a second terminal coupled to the converter output. The circuit includes a first operational amplifier which includes a first input coupled to the converter input, a second input coupled to a common potential, and an output coupled to the second terminal. The circuit includes a first capacitor coupled between the first terminal and the control terminal and includes a first resistor coupled between the control terminal and the common potential.
BIPOLAR TRANSISTOR LOGARITHMIC CONVERTER WITH AC DIODE CONNECTION
A logarithmic converter circuit includes a converter input and a converter output. The circuit includes a first transistor which includes a control terminal, a first terminal coupled to the converter input, and a second terminal coupled to the converter output. The circuit includes a first operational amplifier which includes a first input coupled to the converter input, a second input coupled to a common potential, and an output coupled to the second terminal. The circuit includes a first capacitor coupled between the first terminal and the control terminal and includes a first resistor coupled between the control terminal and the common potential.
Power detector with all transistors being bipolar junction transistors
A power detector has a signal input terminal, N limiting amplifiers, N rectifiers and a signal output terminal. N is an integer greater than 1. The signal input terminal receives an input signal, and the signal output terminal outputs a detection signal. The N limiting amplifiers generate N amplified signals according to N attenuated signals having different attenuation. Each limiting amplifier receives one of the N attenuated signals and outputs one of the N amplified signals. Each rectifier receives a corresponding amplified signal and outputs a rectified signal. The detection signal is associated with the sum of N rectified signals outputted from the N rectifiers, and all transistors of the power detector are bipolar junction transistors.
LOGARITHMIC AMPLIFIER
A logarithmic amplifier includes a logarithmic current preamplifier circuit and logarithmic amplifier circuit. The logarithmic current preamplifier circuit includes an inverting input terminal, an output terminal, and a first diode. The first diode is coupled between the inverting input terminal of the logarithmic current preamplifier circuit and the output terminal of the logarithmic current preamplifier circuit. The logarithmic amplifier circuit includes an inverting input terminal, an output terminal, and a second diode. The inverting input terminal of the logarithmic amplifier circuit is coupled to the output terminal of the logarithmic current preamplifier circuit. The second diode is coupled between the inverting input terminal of the logarithmic amplifier circuit and the output terminal of the logarithmic amplifier circuit.
LOGARITHMIC AMPLIFIER
A logarithmic amplifier includes a logarithmic current preamplifier circuit and logarithmic amplifier circuit. The logarithmic current preamplifier circuit includes an inverting input terminal, an output terminal, and a first diode. The first diode is coupled between the inverting input terminal of the logarithmic current preamplifier circuit and the output terminal of the logarithmic current preamplifier circuit. The logarithmic amplifier circuit includes an inverting input terminal, an output terminal, and a second diode. The inverting input terminal of the logarithmic amplifier circuit is coupled to the output terminal of the logarithmic current preamplifier circuit. The second diode is coupled between the inverting input terminal of the logarithmic amplifier circuit and the output terminal of the logarithmic amplifier circuit.
Frequency selective logarithmic amplifier with intrinsic frequency demodulation capability
A regenerative selective logarithmic detector amplifier (LDA) can have integrated FM demodulation capabilities. It can receive a wired or wireless FM modulated signal and amplify or demodulate it with high sensitivity, high skirt ratio and minimized noise when compared to the prior art. When used in conjunction with other circuits such as a PLL or mixer, it can improve interference rejection and frequency selectivity and be locked on a precise channel in frequency and phase. The LDA produces intermittent oscillations that are self-quenched when reaching a given threshold. It also embeds the circuitry to perform direct FM discrimination. FM demodulation process is completed by a simple analog or digital frequency to voltage converter. This plus the fact that the instantaneous regeneration gain is low-medium permit to detect signals of small amplitudes buried in the noise.
Frequency selective logarithmic amplifier with intrinsic frequency demodulation capability
A regenerative selective logarithmic detector amplifier (LDA) can have integrated FM demodulation capabilities. It can receive a wired or wireless FM modulated signal and amplify or demodulate it with high sensitivity, high skirt ratio and minimized noise when compared to the prior art. When used in conjunction with other circuits such as a PLL or mixer, it can improve interference rejection and frequency selectivity and be locked on a precise channel in frequency and phase. The LDA produces intermittent oscillations that are self-quenched when reaching a given threshold. It also embeds the circuitry to perform direct FM discrimination. FM demodulation process is completed by a simple analog or digital frequency to voltage converter. This plus the fact that the instantaneous regeneration gain is low-medium permit to detect signals of small amplitudes buried in the noise.