H01L22/10

IC CHIP MOUNTING DEVICE AND IC CHIP MOUNTING METHOD
20230011327 · 2023-01-12 · ·

An embodiment of the present invention is an IC chip mounting apparatus includes: a conveyor configured to convey an antenna continuous body on a conveying surface, the antenna continuous body having a base material and plural inlay antennas continuously formed on the base material, the antenna continuous body having an adhesive and an IC chip placed at a reference position of each of the antennas; a measurement unit configured to measure an interval between adjacent two of the antennas of the antenna continuous body; a press unit moving machine configured to sequentially feed out press units each having a pressing surface, from a waiting position, to move each of the press units along the conveying surface; and a controller configured to control timing of feeding out each of the press units from the waiting position based on the interval measured by the measurement unit, so that the pressing surface of each of the press units presses a predetermined region containing the reference position of each of the antennas on the conveying surface.

IC CHIP MOUNTING DEVICE AND IC CHIP MOUNTING METHOD
20230011327 · 2023-01-12 · ·

An embodiment of the present invention is an IC chip mounting apparatus includes: a conveyor configured to convey an antenna continuous body on a conveying surface, the antenna continuous body having a base material and plural inlay antennas continuously formed on the base material, the antenna continuous body having an adhesive and an IC chip placed at a reference position of each of the antennas; a measurement unit configured to measure an interval between adjacent two of the antennas of the antenna continuous body; a press unit moving machine configured to sequentially feed out press units each having a pressing surface, from a waiting position, to move each of the press units along the conveying surface; and a controller configured to control timing of feeding out each of the press units from the waiting position based on the interval measured by the measurement unit, so that the pressing surface of each of the press units presses a predetermined region containing the reference position of each of the antennas on the conveying surface.

MICROELECTRONIC DEVICES, STACKED MICROELECTRONIC DEVICES, AND METHODS FOR MANUFACTURING SUCH DEVICES
20180005909 · 2018-01-04 ·

Microelectronic devices and methods for manufacturing such devices are disclosed herein. In one embodiment, a packaged microelectronic device can include an interposer substrate with a plurality of interposer contacts. A microelectronic die is attached and electrically coupled to the interposer substrate. The device further includes a casing covering the die and at least a portion of the interposer substrate. A plurality of electrically conductive through-casing interconnects are in contact with and projecting from corresponding interposer contacts at a first side of the interposer substrate. The through-casing interconnects extend through the thickness of the casing to a terminus at the top of the casing. The through-casing interconnects comprise a plurality of filaments attached to and projecting away from the interposer contacts in a direction generally normal to the first side of the interposer substrate.

CHEMICAL LIQUID TREATMENT APPARATUS AND CHEMICAL LIQUID TREATMENT METHOD

A chemical liquid treatment apparatus includes processing chambers; a chemical liquid feeding unit configured to cyclically feed a chemical liquid into the processing chambers; and a modifying unit. The modifying unit, when using a chemical liquid in which an effect thereof varies with a chemical liquid discharge time, is configured to calculate a variation of the effect of the chemical liquid based on the chemical liquid discharge time and is configured to modify the chemical liquid discharge time for each of the processing chambers based on the calculated variation of the effect of the chemical liquid and a cumulative time of the chemical liquid discharge time.

Acoustic measurement of fabrication equipment clearance

Methods and systems disclosed herein use acoustic energy to determine a gap between a wafer and an integrated circuit (IC) processing system and/or determine a thickness of a material layer of the wafer during IC processing implemented by the IC processing system. An exemplary method includes emitting acoustic energy through a substrate and a material layer disposed thereover. The substrate is positioned within an IC processing system. The method further includes receiving reflected acoustic energy from a surface of the substrate and a surface of the material layer disposed thereover and converting the reflected acoustic energy into electrical signals. The electrical signals indicate a thickness of the material layer.

System and method for monitoring chemical mechanical polishing

An apparatus for chemical mechanical polishing of a wafer includes a process chamber and a rotatable platen disposed inside the process chamber. A polishing pad is disposed on the platen and a wafer carrier is disposed on the platen. A slurry supply port is configured to supply slurry on the platen. A process controller is configured to control operation of the apparatus. A set of microphones is disposed inside the process chamber. The set of microphones is arranged to detect sound in the process chamber during operation of the apparatus and transmit an electrical signal corresponding to the detected sound. A signal processor is configured to receive the electrical signal from the set of microphones, process the electrical signal to enable detection of an event during operation of the apparatus, and in response to detecting the event, transmit a feedback signal to the process controller. The process controller is further configured to receive the feedback signal and initiate an action based on the received feedback signal.

Substrate processing apparatus and substrate processing method

A substrate processing apparatus includes a temperature detector and a controller. The temperature detector detects a temperature of processing liquid before the temperature of the processing liquid in pre-dispensing in progress reaches a target temperature. The controller sets discharge stop duration of the processing liquid in the pre-dispensing based on target temperature prediction duration. The target temperature prediction duration is prediction duration until the temperature of the processing liquid reaches the target temperature from a detection temperature. The detection temperature is the temperature of the processing liquid detected by the temperature detector before the temperature of the processing liquid reaches the target temperature. The target temperature prediction duration is determined based on a temperature profile. The temperature profile indicates a record of the temperature of the processing liquid changing over time when the pre-dispensing processing was performed in the past according to the pre-dispensing condition.

Method for testing performance of thin-film encapsulation

The present invention provides a method for testing performance of thin-film encapsulation. Through different combination designs of film layers, lateral water vapor intrusion paths of various thin films or encapsulation structures are formed, thereby obtaining a means to inspect a lateral water vapor and oxygen barrier capacity of thin films and provide a highly effective inspection means for encapsulation of display panels.

SEMICONDUCTOR DEVICE, ELECTRONIC APPARATUS, AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
20230024469 · 2023-01-26 ·

A semiconductor device capable of improving the quality of a pixel region, an electronic apparatus including the semiconductor device, and a method for manufacturing the semiconductor device are to be provided. The present technology provides a semiconductor device that includes: a first substrate in which a pixel region including a pixel having a photoelectric conversion unit is formed; and a second substrate in which a logic circuit that processes a signal output from the pixel region is formed, the first substrate and the second substrate being stacked. In the semiconductor device, at least one of marks including a mark to be used in an exposure process during the manufacture of the semiconductor device and/or a mark to be used in an inspection process for the semiconductor device is formed in a first region that is a region between a first scribe region that is a peripheral portion of the first substrate and the pixel region and/or in a second region that is a region between a second scribe region that is a peripheral portion of the second substrate and a region corresponding to the pixel region in the second substrate.

PACKAGE STRUCTURE, PACKAGING METHOD AND SEMICONDUCTOR DEVICE
20230028628 · 2023-01-26 ·

A package structure, a packaging method and a semiconductor device are provided. The method includes: providing a semiconductor functional structure, an interconnecting layer disposed on a surface of the semiconductor functional structure; forming an isolation layer exposing part of the interconnecting layer, the exposed part of the interconnecting layer acting as a first pad, and the first pad used for performing a first type test; after completing the first type test, forming a redistribution layer on the first pad and the isolation layer, the redistribution layer and the interconnecting layer electrically connected; and forming a first insulating layer exposing parts of the redistribution layer, the exposed parts of the redistribution layer acting as a second pad and a third pad, the second pad used for performing a second type test, and the third pad used for executing a functional interaction corresponding to contents of the second type test.