H01L2223/6627

RADIO FREQUENCY AMPLIFIER
20230050988 · 2023-02-16 ·

A radio frequency amplifier includes a first input terminal, a second input terminal, an output terminal, and first and second amplifiers. The first amplifier includes a first amplifier input coupled to the first input terminal, and a first amplifier output. The second amplifier includes a second amplifier input coupled to the second input terminal, and a second amplifier output coupled to the output terminal by an output inductive element. An output combiner circuit is coupled between the first amplifier output and the second amplifier output. The output combiner circuit includes a first inductive element, a capacitor, and a second inductive element. The first inductive element is coupled between the first amplifier output and a first terminal of the capacitor, and the second inductive element is coupled between the second amplifier output and the first terminal of the capacitor. A second terminal of the capacitor is coupled to ground.

LIGHT RECEIVING MODULE
20230051355 · 2023-02-16 · ·

A plurality of lead pins (2a-d) penetrates through a stem (1) having a circular shape and includes a signal lead pin (2a,2b). A block (4) is provided on an upper surface of the stem. A waveguide light receiving device (9) is provided on a side surface of the block. An amplifier (6) is provided on the side surface of the block and amplifies an electric signal output from the waveguide light receiving device. A first relay substrate is provided on the upper surface of the stem and arranged between the block and the signal lead pin. A first transmission line (12a,12b) is provided on the first relay substrate. A first wire (10f,10g) connects one end of the first transmission line and an output terminal of the amplifier. A second wire (10h,10i) connects the other end of the first transmission line (12a,12b) and the signal lead pin.

Transmission Line Structures for Three-Dimensional Integrated Circuit and the Methods Thereof
20230050993 · 2023-02-16 ·

An exemplary device includes a dielectric layer and a transmission line structure disposed in the dielectric layer. The transmission line structure includes a first metal line disposed between a second metal line and a third metal line. Dielectric islands are disposed in a first region and a second region of the dielectric layer. The first region of the dielectric layer is between the first metal line and the second metal line. The second region of the dielectric layer is between the first metal line and the third metal line. A dielectric constant of the dielectric islands is greater than a dielectric constant of the dielectric layer. The dielectric islands may be doped sections of the dielectric layer. In some embodiments, the dielectric islands in the first region are aligned with the dielectric islands in the second region along a direction perpendicular to a lengthwise direction of the first metal line.

Contactless high-frequency interconnect

Embodiments may relate to a multi-chip microelectronic package that includes a first die and a second die coupled to a package substrate. The first and second dies may have respective radiative elements that are communicatively coupled with one another such that they may communicate via an electromagnetic signal with a frequency at or above approximately 20 gigahertz (GHz). Other embodiments may be described or claimed.

FLIP-CHIP ENHANCED QUAD FLAT NO-LEAD ELECTRONIC DEVICE WITH CONDUCTOR BACKED COPLANAR WAVEGUIDE TRANSMISSION LINE FEED IN MULTILEVEL PACKAGE SUBSTRATE
20230044284 · 2023-02-09 ·

An electronic device includes a multilevel package substrate with first, second, third, and fourth levels, a semiconductor die mounted to the first level, and a conductor backed coplanar waveguide transmission line feed with an interconnect and a conductor, the interconnect including coplanar first, second, and third conductive lines extending in the first level along a first direction from respective ends to an antenna, the second and third conductive lines spaced apart from opposite sides of the first conductive line along an orthogonal second direction, and the conductor extending in the third level under the interconnect and under the antenna.

Monolithic microwave integrated circuit (MMIC) with embedded transmission line (ETL) ground shielding
11557545 · 2023-01-17 · ·

A monolithic microwave integrated circuit (MMIC) with embedded transmission line (ETL) ground shielding is provided. In an exemplary aspect, an ETL MMIC according to this disclosure includes a MMIC substrate having an active side, an ETL dielectric layer covering the active side, and a topside ground plane over the ETL dielectric layer. The active side includes one or more transmission lines or other components which may undesirably couple to metal signal lines (e.g., package metal interconnects) in an external circuit assembly. The topside ground plane in the ETL MMIC provides shielding to reduce such electromagnetic coupling. The topside ground plane can also facilitate improved thermal paths for heat dissipation, such as through a redistribution layer (RDL) to a next higher assembly (NHA) and/or through a backside ground plane of the MMIC substrate.

MULTIPLE-PATH RF AMPLIFIERS WITH ANGULARLY OFFSET SIGNAL PATH DIRECTIONS, AND METHODS OF MANUFACTURE THEREOF
20180013391 · 2018-01-11 ·

An embodiment of a Doherty amplifier module includes a substrate, an RF signal splitter, a carrier amplifier die, and a peaking amplifier die. The RF signal splitter divides an input RF signal into first and second input RF signals, and conveys the first and second input RF signals to first and second splitter output terminals. The carrier amplifier die includes one or more first power transistors configured to amplify, along a carrier signal path, the first input RF signal to produce an amplified first RF signal. The peaking amplifier die includes one or more second power transistors configured to amplify, along a peaking signal path, the second input RF signal to produce an amplified second RF signal. The carrier and peaking amplifier die are coupled to the substrate so that the RF signal paths through the carrier and peaking amplifier die extend in substantially different (e.g., orthogonal) directions.

Reducing loss in stacked quantum devices
11569205 · 2023-01-31 · ·

A device includes: a first chip including a qubit; and a second chip bonded to the first chip, the second chip including a substrate including first and second opposing surfaces, the first surface facing the first chip, wherein the second chip includes a single layer of superconductor material on the first surface of the substrate, the single layer of superconductor material including a first circuit element. The second chip further includes a second layer on the second surface of the substrate, the second layer including a second circuit element. The second chip further includes a through connector that extends from the first surface of the substrate to the second surface of the substrate and electrically connects a portion of the single layer of superconducting material to the second circuit element.

Doherty amplifier device

An amplifier device includes a substrate, a composite packaged amplifier having a bottom plate and an output plate, a first amplifier and a second amplifier provided on the bottom plate, a combining node that combines an output of the first amplifier with an output of the second amplifier, an output matching circuits provided on the bottom plate, that has a first transmission line provided between the first amplifier and the combining node, and a second transmission line provided between the combining node and the second amplifier, a third transmission line having one transmission line on which the output plate is mounted and other transmission line that connects the one transmission line to the external port, and wirings connecting to one terminal of the output plate and the combining node. A length of the output plate and the other transmission line is equal or less than π/4 radian for a signal.

Dielectric waveguide channel for interconnecting dies in a semiconductor package usable in a computing device and method of manufacture

Embodiments may relate to a semiconductor package that includes a package substrate coupled with a die. The package may further include a waveguide coupled with the first package substrate. The waveguide may include two or more layers of a dielectric material with a waveguide channel positioned between two layers of the two or more layers of the dielectric material. The waveguide channel may convey an electromagnetic signal with a frequency greater than 30 gigahertz (GHz). Other embodiments may be described or claimed.