Patent classifications
H01L2224/06155
Method for manufacturing electronic chips
A method for manufacturing electronic chips includes forming, on the side of a first face of a semiconductor substrate, in and on which a plurality of integrated circuits has been formed beforehand, metallizations coupling contacts of adjacent integrated circuits to one another. The method further includes forming, on the side of the first face of the substrate, first trenches extending through the first face of the substrate and laterally separating the adjacent integrated circuits. The first trenches extend through the metallizations to form at least a portion of metallizations at each of the adjacent circuits.
PASSIVATION SCHEME FOR PAD OPENINGS AND TRENCHES
An integrated circuit (IC) comprising an enhanced passivation scheme for pad openings and trenches is provided. In some embodiments, an interlayer dielectric (ILD) layer covers a substrate and at least partially defines a trench. The trench extends through the ILD layer from a top of the ILD layer to the substrate. A conductive pad overlies the ILD layer. A first passivation layer overlies the ILD layer and the conductive pad, and further defines a pad opening overlying the conductive pad. A second passivation layer overlies the ILD layer, the conductive pad, and the first passivation layer, and further lines sidewalls of the first passivation layer in the pad opening and sidewalls of the ILD layer in the trench. Further, the second passivation layer has a low permeability for moisture or vapor relative to the ILD layer.
METHODS FOR MEASURING A MAGNETIC CORE LAYER PROFILE IN AN INTEGRATED CIRCUIT
An inductive structure may be manufactured with in-situ characterization of dimensions by forming a metal line on a top surface of a semiconductor die, forming a passivation dielectric layer over the metal line, measuring a height profile of a top surface of the passivation dielectric layer as a function of a lateral displacement, forming a magnetic material plate over the passivation dielectric layer, measuring a height profile of a top surface of the magnetic material plate as a function of the lateral displacement, and determining a thickness profile of the magnetic material plate by subtracting the height profile of the top surface of the passivation dielectric layer from the height profile of the top surface of the magnetic material plate. An inductive structure including the magnetic material plate and the metal line is formed.
DISPLAY PANEL, CIRCUIT BOARD, AND DISPLAY DEVICE
A display panel, a circuit board and a display device are provided, belonging to the field of displays. The display panel has a display region and a binding region which is at least on one side of the display region, and the display panel includes: a substrate; a plurality of signal pins on the substrate and in the binding region, the signal pins being arranged at intervals in a first direction and being connected to the circuit board; and at least one non-signal pin on the substrate and between two adjacent signal pins.
Chemical mechanical polishing for hybrid bonding
Representative implementations of techniques and methods include chemical mechanical polishing for hybrid bonding. The disclosed methods include depositing and patterning a dielectric layer on a substrate to form openings in the dielectric layer, depositing a barrier layer over the dielectric layer and within a first portion of the openings, and depositing a conductive structure over the barrier layer and within a second portion of the openings not occupied by the barrier layer, at least a portion of the conductive structure in the second portion of the openings coupled or contacting electrical circuitry within the substrate. Additionally, the conductive structure is polished to reveal portions of the barrier layer deposited over the dielectric layer and not in the second portion of the openings. Further, the barrier layer is polished with a selective polish to reveal a bonding surface on or at the dielectric layer.
DISPLAY DEVICE
A display device includes a display panel including a display area and a pad area. The display panel includes a base substrate, a pixel, a pad group, an alignment mark, and a protective layer. The pad group includes a plurality of pads arranged in a first direction. The alignment mark is spaced apart from the pad group in the first direction. The protective layer covers the pads and the alignment mark and a plurality of openings respectively exposing upper surfaces of the pads is defined in the protective layer. Each of the pads includes at least one pad pattern, and the alignment mark is disposed in a same layer as a pad pattern spaced farthest from the base substrate among the at least one pad pattern.
PACKAGE STRUCTURE AND METHOD FOR MANUFACTURING SAME, SEMICONDUCTOR DEVICE
A packaging structure, a method for manufacturing the same and a semiconductor device are provided. The packaging structure includes a redistribution layer electrically connected with an interconnection layer of a semiconductor functional structure, and an insulating layer covering and exposing part of the redistribution layer. The exposed part of the redistribution layer includes at least one first pad. The first pad includes a first area and a second area arranged continuously. The first area is configured for testing. The second area is configured for performing functional interaction corresponding to content of the test.
Multi-chip semiconductor package
A semiconductor package includes a first die; a first redistribution structure over the first die, the first redistribution structure being conterminous with the first die; a second die over the first die, a first portion of the first die extending beyond a lateral extent of the second die; a conductive pillar over the first portion of the first die and laterally adjacent to the second die, the conductive pillar electrically coupled to first die; a molding material around the first die, the second die, and the conductive pillar; and a second redistribution structure over the molding material, the second redistribution structure electrically coupled to the conductive pillar and the second die.
DISPLAY APPARATUS
A display apparatus includes a first substrate including a display area and a non-display area at least partially surrounding the display area, and a groove that overlaps the non-display area and is recessed in a thickness direction, pixels located on the first substrate and overlapping the display area, a driving chip located in the groove, and a printed circuit board located in the non-display area and overlapping the driving chip in a plan view.
SEMICONDUCTOR DEVICE, ELECTRONIC COMPONENT, AND ELECTRONIC COMPONENT PRODUCTION METHOD
A semiconductor device includes a substrate, a wire portion, a bonding portion, a semiconductor element, and an encapsulation resin. The substrate includes substrate main and back surfaces facing in opposite directions. The wire portion includes a conductive layer formed on the substrate main surface. The bonding portion includes a first plated layer formed on an upper surface of the wire portion and a first solder layer formed on an upper surface of the first plated layer. The semiconductor element includes an element main surface facing the substrate main surface, an element electrode formed on the element main surface, and a second plated layer formed on a lower surface of the element electrode and bonded to the first solder layer. The encapsulation resin covers the semiconductor element. The bonding portion is larger than the element electrode as viewed in a thickness-wise direction that is perpendicular to the substrate main surface.