Patent classifications
H01L2224/11502
CONDUCTIVE PILLAR, METHOD FOR MANUFACTURING THE SAME, AND METHOD FOR MANUFACTURING BONDED STRUCTURE
Provided is a method for manufacturing a conductive pillar capable of bonding a substrate and a bonding member with high bonding strength via a bonding layer without employing an electroplating method, and a method for manufacturing a bonded structure by employing this method. A method for manufacturing a conductive pillar 1 includes, in sequence, the steps of forming a resist layer 16 on a substrate 11 provided with an electrode pad 13, the resist layer 16 including an opening portion 16a on the electrode pad 13, forming a thin Cu film 17 by sputtering or evaporating Cu on a surface of the substrate 11 provided with the resist layer 16 including the opening portion 16a, filling the opening portion 16a with a fine particle copper paste 12c, and sintering the fine particle copper paste 12c by heating the substrate 11 filled with the fine particle copper paste 12c.
Dielectric molded indium bump formation and INP planarization
The disclosed technique may be used to electrically and physically connect semiconductor wafers. The wafer may utilize a thick dielectric. Indium bumps may be deposited and patterned in a dielectric film with a small diameter, tall height and substantially uniform in size and shape. The indium can be melted to create small grain size and uniform height bumps. The dielectric film may feature trenches around the indium bumps to prevent shorting of pixels when pressed together.
Interconnect using nanoporous metal locking structures
Embodiments relate to the design of a device capable of maintaining the alignment an interconnect by resisting lateral forces acting on surfaces of the interconnect. The device comprises a first body comprising a first surface with a nanoporous metal structure protruding from the first surface. The device further comprises a second body comprising a second surface with a locking structure to resist a lateral force between the first body and the second body during or after assembly of the first body and the second body.
Interconnect using nanoporous metal locking structures
Embodiments relate to the design of a device capable of maintaining the alignment an interconnect by resisting lateral forces acting on surfaces of the interconnect. The device comprises a first body comprising a first surface with a nanoporous metal structure protruding from the first surface. The device further comprises a second body comprising a second surface with a locking structure to resist a lateral force between the first body and the second body during or after assembly of the first body and the second body.
Tin plating solution, tin plating equipment, and method for fabricating semiconductor device using the tin plating solution
A tin plating solution and a method for fabricating a semiconductor device are provided. The tin plating solution comprises tin ions supplied from a soluble tin electrode, an aliphatic sulfonic acid having a carbon number of 1 to 10, an anti-oxidant, a wetting agent, and a grain refiner that is an aromatic carbonyl compound.
METHOD FOR MANUFACTURING STRUCTURE
Provided is a method of manufacturing a structure that can be easily bonded to a bonding target. The method of manufacturing a structure includes: a conductive layer forming step of forming a conductive layer having conductivity on a part of a surface of an insulating support including at least one surface; a valve metal layer forming step of forming a valve metal layer that covers at least a part of the conductive layer; an anodic oxidation film forming step of forming an anodic oxidation film by performing an anodization treatment on the valve metal layer in a region on the conductive layer using the conductive layer as an electrode; a micropore forming step of forming a plurality of micropores that extend in a thickness direction on the anodic oxidation film; and a filling step of filling the micropores with a conductive material, in which a valve metal layer removing step of removing the valve metal layer having undergone the anodic oxidation film forming step is performed between the anodic oxidation film forming step and the filling step.
METHOD FOR MANUFACTURING STRUCTURE
Provided is a method of manufacturing a structure that can be easily bonded to a bonding target. The method of manufacturing a structure includes: a conductive layer forming step of forming a conductive layer having conductivity on a part of a surface of an insulating support including at least one surface; a valve metal layer forming step of forming a valve metal layer that covers at least a part of the conductive layer; an anodic oxidation film forming step of forming an anodic oxidation film by performing an anodization treatment on the valve metal layer in a region on the conductive layer using the conductive layer as an electrode; a micropore forming step of forming a plurality of micropores that extend in a thickness direction on the anodic oxidation film; and a filling step of filling the micropores with a conductive material, in which a valve metal layer removing step of removing the valve metal layer having undergone the anodic oxidation film forming step is performed between the anodic oxidation film forming step and the filling step.
Chip package assembly with enhanced interconnects and method for fabricating the same
An integrated circuit interconnects are described herein that are suitable for forming integrated circuit chip packages. In one example, an integrated circuit interconnect is embodied in a wafer that includes a substrate having a plurality of integrated circuit (IC) dice formed thereon. The plurality of IC dice include a first IC die having first solid state circuitry and a second IC die having second solid state circuitry. A first contact pad is disposed on the substrate and is coupled to the first solid state circuitry. A first solder ball is disposed on the first contact pad. The first solder ball has a substantially uniform oxide coating formed thereon.
Chip package assembly with enhanced interconnects and method for fabricating the same
An integrated circuit interconnects are described herein that are suitable for forming integrated circuit chip packages. In one example, an integrated circuit interconnect is embodied in a wafer that includes a substrate having a plurality of integrated circuit (IC) dice formed thereon. The plurality of IC dice include a first IC die having first solid state circuitry and a second IC die having second solid state circuitry. A first contact pad is disposed on the substrate and is coupled to the first solid state circuitry. A first solder ball is disposed on the first contact pad. The first solder ball has a substantially uniform oxide coating formed thereon.
INTERCONNECT USING NANOPOROUS METAL LOCKING STRUCTURES
Embodiments relate to the design of a device capable of maintaining the alignment an interconnect by resisting lateral forces acting on surfaces of the interconnect. The device comprises a first body comprising a first surface with a nanoporous metal structure protruding from the first surface. The device further comprises a second body comprising a second surface with a locking structure to resist a lateral force between the first body and the second body during or after assembly of the first body and the second body.