Patent classifications
H01L2224/1181
CONDUCTIVE PILLAR, METHOD FOR MANUFACTURING THE SAME, AND METHOD FOR MANUFACTURING BONDED STRUCTURE
Provided is a method for manufacturing a conductive pillar capable of bonding a substrate and a bonding member with high bonding strength via a bonding layer without employing an electroplating method, and a method for manufacturing a bonded structure by employing this method. A method for manufacturing a conductive pillar 1 includes, in sequence, the steps of forming a resist layer 16 on a substrate 11 provided with an electrode pad 13, the resist layer 16 including an opening portion 16a on the electrode pad 13, forming a thin Cu film 17 by sputtering or evaporating Cu on a surface of the substrate 11 provided with the resist layer 16 including the opening portion 16a, filling the opening portion 16a with a fine particle copper paste 12c, and sintering the fine particle copper paste 12c by heating the substrate 11 filled with the fine particle copper paste 12c.
Apparatus and method of manufacturing solder bump
An apparatus for forming a solder bump on a substrate including a supporter configured to support the substrate to be provided thereon, a housing surrounding the supporter, a cover defining a manufacturing space in combination with the housing and including an edge heating zone along a perimeter thereof, the manufacturing space surrounding the supporter, and an oxide remover supply nozzle configured to supply an oxide remover to the manufacturing space may be provided.
Apparatus and method of manufacturing solder bump
An apparatus for forming a solder bump on a substrate including a supporter configured to support the substrate to be provided thereon, a housing surrounding the supporter, a cover defining a manufacturing space in combination with the housing and including an edge heating zone along a perimeter thereof, the manufacturing space surrounding the supporter, and an oxide remover supply nozzle configured to supply an oxide remover to the manufacturing space may be provided.
Logic drive based on standardized commodity programmable logic semiconductor IC chips
A chip package includes an interposer comprising a silicon substrate, multiple metal vias passing through the silicon substrate, a first interconnection metal layer over the silicon substrate, a second interconnection metal layer over the silicon substrate, and an insulating dielectric layer over the silicon substrate and between the first and second interconnection metal layers; a field-programmable-gate-array (FPGA) integrated-circuit (IC) chip over the interposer; multiple first metal bumps between the interposer and the FPGA IC chip; a first underfill between the interposer and the FPGA IC chip, wherein the first underfill encloses the first metal bumps; a non-volatile memory (NVM) IC chip over the interposer; multiple second metal bumps between the interposer and the NVM IC chip; and a second underfill between the interposer and the NVM IC chip, wherein the second underfill encloses the second metal bumps.
INTERCONNECT STRUCTURE FOR SEMICONDUCTOR WITH ULTRA-FINE PITCH AND FORMING METHOD THEREOF
This application relates to semiconductor manufacturing, and more particularly to an interconnect structure for semiconductors with an ultra-fine pitch and a forming method thereof. The forming method includes: preparing copper nanoparticles using a vapor deposition device, where coupling parameters of the vapor deposition device are adjusted to control an initial particle size of the copper nanoparticles; depositing the copper nanoparticles on a substrate; invertedly placing a chip with copper pillars as I/O ports on the substrate; and subjecting the chip and the substrate to hot-pressing sintering to enable the bonding.
APPARATUS AND METHOD FOR MANUFACTURING SEMICONDUCTOR PACKAGE STRUCTURE
An apparatus and method for manufacturing a semiconductor package structure are provided. The method includes: providing a process line comprising a first semiconductor manufacturing portion configured to provide a first operation including a first process step, and a second semiconductor manufacturing portion configured to provide a second operation including a second process step; passing a packaging structure through the second semiconductor manufacturing portion, wherein the second semiconductor manufacturing portion applies the second process step to the packaging structure; passing the packaging structure through the first semiconductor manufacturing portion, wherein the first semiconductor manufacturing portion applies the first process step to the packaging structure; and passing the packaging structure through the second semiconductor manufacturing portion again without applying the second process step thereon.
DIPPING APPARATUS, DIE BONDING APPARATUS, AND MANUFACTURING METHOD FOR SEMICONDUCTOR DEVICE
A dipping apparatus includes a squeegee device and a plate for forming a flux film out of flux. A surface of the plate has a rough surface with a nano-level arithmetically average roughness. The dipping apparatus is configured in such a way that the squeegee device and the plate are moved relatively to each other, and the flux is fed from the squeegee device to the rough surface of the plate.
LOW RESIDUE NO-CLEAN FLUX COMPOSITION AND METHOD FOR FABRICATING SEMICONDUCTOR PACKAGE USING THE SAME
A flux composition includes an aromatic resin including one benzene ring and one or two hydroxyl (—OH) groups, an activator selected from a group consisting of a dicarboxylic acid and a dicarboxylic anhydride, and a solvent.
ELECTRONIC DEVICE HAVING CHEMICALLY COATED BUMP BONDS
A system and method for etching a die in a tin (Sn) electrolyte. The die includes a silicon wafer and a diffusion barrier disposed on the silicon wafer. A copper seed layer disposed on the diffusion barrier and at least one copper bump bond is disposed on a portion of the copper seed layer. A tin layer is disposed on side walls of the at least one copper bump bond. The tin layer inhibits etching of the side walls of the at least one copper bump bond during an etching process to the copper seed layer to remove exposed portions of the copper seed layer.
METHOD OF USING PROCESSING OVEN
A method of using a processing oven may include disposing at least one substrate in a chamber of the oven and activating a lamp assembly disposed above them to increase their temperature to a first temperature. A chemical vapor may be admitted into the chamber above the at least one substrate and an inert gas may be admitted into the chamber below the at least one substrate. The temperature of the at least one substrate may then be increased to a second temperature higher than the first temperature and then cooled down.