H01L2224/2512

LIGHT-EMITTING DIODE AND DISPLAY DEVICE COMPRISING SAME

A light-emitting element including: a first semiconductor layer doped with a first type of dopant; a second semiconductor layer doped with a second type of dopant that is different from the first type of dopant; and an active layer between the first semiconductor layer and the second semiconductor layer, wherein a length of the light-emitting element measured in a first direction, which may be a direction in which the first semiconductor layer, the active layer, and the second semiconductor layer may be arranged, may be shorter than the width measured in a second direction that is perpendicular to the first direction.

UNIVERSAL HYBRID BONDING SURFACE LAYER USING AN ADAPTABLE INTERCONNECT LAYER FOR INTERFACE DISAGGREGATION

Embodiments disclosed herein include semiconductor dies with hybrid bonding layers and multi-die modules that are coupled together by hybrid bonding layers. In an embodiment, a semiconductor die comprises a die substrate, a pad layer over the die substrate, where the pad layer comprises first pads with a first dimension and a first pitch and second pads with a second dimension and a second pitch. In an embodiment, the semiconductor die further comprises a hybrid bonding layer over the pad layer. In an embodiment, the hybrid bonding layer comprises a dielectric layer, and an array of hybrid bonding pads in the dielectric layer, wherein the hybrid bonding pads comprise a third dimension and a third pitch.

DISPLAY DEVICE
20220392923 · 2022-12-08 ·

A display device may include a first scan line, a first data line and a second data line, a first read-out line and a second read-out line. A first sub-pixel may be connected to the first scan line, the first data line, and the first read-out line. A second sub-pixel may be connected to the first scan line, the first data line, and the second read-out line. A third sub-pixel may be connected to the first scan line, the second data line, and the first read-out line. Each of the first sub-pixel, the second sub-pixel, and the third sub-pixel may include at least one light emitting element.

DISPLAY DEVICE
20220384401 · 2022-12-01 ·

A display device according to one or more embodiments of the present disclosure includes a substrate, a first electrode and a second electrode on the substrate, a light emitting element electrically connected to the first electrode and the second electrode, and a first reflective layer on the light emitting element and including an opening overlapping the light emitting element, wherein the first reflective layer includes a material having a first reflectivity.

WAFER TO WAFER HIGH DENSITY INTERCONNECTS

An integrated circuit package provides a high bandwidth interconnect between wafers using a very high density interconnect using a silicon bridge or a multi-layer flex between wafers. In some embodiments, more than one wafer may be mounted and connected with a rigid silicon bridge onto a common substrate. This common substrate can be matched, with respect to their coefficients of thermal expansion (CTE), to the silicon wafer. The CTE matched substrate can reduce the thermal mechanical stress on the wafers and the rigid silicon bridge interconnect. In some embodiments, a thinned silicon bridge is utilized to interconnect wafers which are mounted on separate glass substrates. The thinned bridge would allow for mechanical compliance between the wafers. In some embodiments, the wafers can be mounted onto separate glass substrates and attached with a fine pitch multi-layer flex structure which provides compliance between the wafers.

Semiconductor package and fabrication method thereof
09842831 · 2017-12-12 · ·

A semiconductor package includes a semiconductor die having an active surface and a bottom surface opposite to the active surface; a plurality of bond pads distributed on the active surface of the semiconductor die; an encapsulant covering the active surface of the semiconductor die, wherein the encapsulant comprises a bottom surface that is flush with the bottom surface of the semiconductor; and a plurality of printed interconnect features embedded in the encapsulant for electrically connecting the plurality of bond pads. Each of the printed interconnect features comprises a conductive wire and a conductive pad being integral with the conductive wire.

High density substrate routing in package
11251150 · 2022-02-15 · ·

Discussed generally herein are devices that include high density interconnects between dice and techniques for making and using those devices. In one or more embodiments a device can include a bumpless buildup layer (BBUL) substrate including a first die at least partially embedded in the BBUL substrate, the first die including a first plurality of high density interconnect pads. A second die can be at least partially embedded in the BBUL substrate, the second die including a second plurality of high density interconnect pads. A high density interconnect element can be embedded in the BBUL substrate, the high density interconnect element including a third plurality of high density interconnect pads electrically coupled to the first and second plurality of high density interconnect pads.

Apparatus and method for securing substrates with varying coefficients of thermal expansion
11367701 · 2022-06-21 · ·

An integrated circuit assembly that includes a semiconductor wafer having a first coefficient of thermal expansion; an electronic circuit substrate having a second coefficient of thermal expansion that is different than the first coefficient of thermal expansion; and an elastomeric connector arranged between the semiconductor wafer and the electronic circuit substrate and that forms an operable signal communication path between the semiconductor wafer and the electronic circuit substrate.

HIGH DENSITY SUBSTRATE ROUTING IN PACKAGE
20220130789 · 2022-04-28 ·

Discussed generally herein are devices that include high density interconnects between dice and techniques for making and using those devices. In one or more embodiments a device can include a bumpless buildup layer (BBUL) substrate including a first die at least partially embedded in the BBUL substrate, the first die including a first plurality of high density interconnect pads. A second die can be at least partially embedded in the BBUL substrate, the second die including a second plurality of high density interconnect pads. A high density interconnect element can be embedded in the BBUL substrate, the high density interconnect element including a third plurality of high density interconnect pads electrically coupled to the first and second plurality of high density interconnect pads.

ELECTRONICS ASSEMBLIES WITH POWER ELECTRONIC DEVICES AND THREE-DIMENSIONALLY PRINTED CIRCUIT BOARDS HAVING REDUCED JOULE HEATING

In one embodiment, an electronics assembly includes a cold plate assembly having a first surface, at least one power electronic device disposed within a recess on the first surface of the cold plate assembly, and a printed circuit board disposed on a surface of the at least one power electronic device. The printed circuit board includes a first insulation layer, a second insulation layer, an electrically conductive power layer between the first insulation layer and the second insulation layer, a first set of thermal vias extending from the electrically conductive power layer and toward the first surface of the cold plate assembly, and a second set of thermal vias extending from the first surface of the cold plate assembly toward the electrically conductive power layer. The first set of thermal vias is electrically isolated from the second set of thermal vias.