H01L2224/29009

INTEGRATED CIRCUIT DEVICE HAVING REDISTRIBUTION PATTERN

An integrated circuit device includes a wiring structure, first and second inter-wiring insulating layers, redistributions patterns and a cover insulating layer. The wiring structure includes wiring layers having a multilayer wiring structure and via plugs. The first inter-wiring insulating layer that surrounds the wiring structure on a substrate. The second inter-wiring insulating layer is on the first inter-wiring insulating layer, and redistribution via plugs are connected to the wiring structure through the second inter-wiring insulating layer. The redistribution patterns includes pad patterns and dummy patterns on the second inter-wiring insulating layer. Each patterns has a thickness greater than a thickness of each wiring layer. The cover insulating layer covers some of the redistribution patterns. The dummy patterns are in the form of lines that extend in a horizontal direction parallel to the substrate.

OLED display panel and OLED device with wire overlying step in via-holes, and manufacturing method thereof

An OLED display panel and a manufacturing method thereof, and an OLED display device are disclosed. The OLED display panel includes a base substrate; a first film layer and a second film layer, sequentially provided on the base substrate, a first via-hole penetrating through the first film layer being provided in the first film layer, a second via-hole penetrating through the second film layer being provided in the second film layer at a position corresponding to the first via-hole, the second via-hole being in communication with the first via-hole, and the first film layer and the second film layer form a first step at a position of the second via-hole; and a connection wire, provided in both the first via-hole and the second via-hole and overlying the first step.

DIE-SUBSTRATE ASSEMBLIES HAVING SINTER-BONDED BACKSIDE VIA STRUCTURES AND ASSOCIATED FABRICATION METHODS
20230111320 · 2023-04-13 ·

Die-substrate assemblies having sinter-bonded backside via structures, and methods for fabricating such die-substrate assemblies, are disclosed. In embodiments, the method includes obtaining an integrated circuit (IC) die having a backside over which a backmetal layer is formed and into which a plated backside via extends. The IC die is attached to an electrically-conductive substrate by: (i) applying sinter precursor material over the backmetal layer and into the plated backside via; (ii) positioning a frontside of the electrically-conductive substrate adjacent the plated backmetal layer and in contact with the sinter precursor material; and (iii) sintering the sinter precursor material to yield a sintered bond layer attaching and electrically coupling the IC die to the frontside of the electrically-conductive substrate through the backmetal layer and through the plated backside via. The sintered bond layer contacts and is metallurgically bonded to the backside via lining.

HIGH ELECTRON MOBILITY TRANSISTOR (HEMT)
20170330940 · 2017-11-16 · ·

HEMT having a drain field plate is provided. The drain field plate is formed in the area between the gate and drain of a HEMT. The drain field plate includes a metal pad that has a larger projection area than the drain pad. The drain field plate and semiconductor layer disposed beneath the drain field plate form a metal-semiconductor (M-S) Schottky structure. The capacitance of the M-S Schottky structure generates capacitance in the semiconductor area, which increases the breakdown voltage of the transistor components of the HEMT. A portion of the substrate under the active area may be removed to thereby increase the heat conductivity and reduce the junction temperature of the transistor components of the HEMT.

SEMICONDUCTOR STRUCTURE AND METHOD FOR FORMING THEREOF
20220367352 · 2022-11-17 ·

A semiconductor structure and a method for forming the semiconductor structure are disclosed. The method includes the following operations. A first integrated circuit component having a fuse structure is received. A second integrated circuit component having an inductor is received. The second integrated circuit component is bonded to the first integrated circuit component. The inductor is electrically connected to the fuse structure, wherein the inductor is electrically connected to a ground through the fuse structure.

OLED DISPLAY PANEL AND MANUFACTURING METHOD THEREOF, OLED DISPLAY DEVICE
20210376034 · 2021-12-02 ·

An OLED display panel and a manufacturing method thereof, and an OLED display device are disclosed. The OLED display panel includes a base substrate; a first film layer and a second film layer, sequentially provided on the base substrate, a first via-hole penetrating through the first film layer being provided in the first film layer, a second via-hole penetrating through the second film layer being provided in the second film layer at a position corresponding to the first via-hole, the second via-hole being in communication with the first via-hole, and the first film layer and the second film layer form a first step at a position of the second via-hole; and a connection wire, provided in both the first via-hole and the second via-hole and overlying the first step.

SEMICONDUCTOR STRUCTURE AND METHOD FOR FORMING THEREOF
20220165665 · 2022-05-26 ·

A semiconductor structure and a method for forming the semiconductor structure are disclosed. The method includes receiving a first integrated circuit component having a seal ring and a fuse structure, wherein the fuse structure is electrically connected to a ground through the seal ring; receiving a second integrated circuit component having an inductor; bonding the second integrated circuit component to the first integrated circuit component; electrically connecting the inductor to the fuse structure, wherein the inductor is electrically connected to the ground through the fuse structure; and blowing the fuse structure after a treatment.

Die-substrate assemblies having sinter-bonded backside via structures and associated fabrication methods

Die-substrate assemblies having sinter-bonded backside via structures, and methods for fabricating such die-substrate assemblies, are disclosed. In embodiments, the method includes obtaining an integrated circuit (IC) die having a backside over which a backmetal layer is formed and into which a plated backside via extends. The IC die is attached to an electrically-conductive substrate by: (i) applying sinter precursor material over the backmetal layer and into the plated backside via; (ii) positioning a frontside of the electrically-conductive substrate adjacent the plated backmetal layer and in contact with the sinter precursor material; and (iii) sintering the sinter precursor material to yield a sintered bond layer attaching and electrically coupling the IC die to the frontside of the electrically-conductive substrate through the backmetal layer and through the plated backside via. The sintered bond layer contacts and is metallurgically bonded to the backside via lining.

Integrated circuit device having redistribution pattern

An integrated circuit device includes a wiring structure, first and second inter-wiring insulating layers, redistributions patterns and a cover insulating layer. The wiring structure includes wiring layers having a multilayer wiring structure and via plugs. The first inter-wiring insulating layer that surrounds the wiring structure on a substrate. The second inter-wiring insulating layer is on the first inter-wiring insulating layer, and redistribution via plugs are connected to the wiring structure through the second inter-wiring insulating layer. The redistribution patterns includes pad patterns and dummy patterns on the second inter-wiring insulating layer. Each patterns has a thickness greater than a thickness of each wiring layer. The cover insulating layer covers some of the redistribution patterns. The dummy patterns are in the form of lines that extend in a horizontal direction parallel to the substrate.

MANUFACTURING METHOD OF SEMICONDUCTOR STRUCTURE HAVING DIELECTRIC LAYER EDGE COVERING CIRCUIT CARRIER

A manufacturing method of a semiconductor structure includes at least the following steps. An encapsulated semiconductor die is disposed on a first surface of a circuit carrier to be in electrical contact with the circuit carrier. A second surface of the circuit carrier and an edge of the circuit carrier is protected with a patterned dielectric layer, where the second surface of the circuit carrier is opposite to the first surface, and the edge of the circuit carrier is connected to the second surface. A conductive terminal is formed to penetrate through the patterned dielectric layer to be in electrical contact with the circuit carrier.