HIGH ELECTRON MOBILITY TRANSISTOR (HEMT)
20170330940 · 2017-11-16
Assignee
Inventors
Cpc classification
H01L29/7787
ELECTRICITY
H01L21/823481
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L23/481
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L29/408
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L2924/13064
ELECTRICITY
H01L2224/94
ELECTRICITY
H01L2224/83191
ELECTRICITY
H01L24/94
ELECTRICITY
H01L2224/04026
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L29/66462
ELECTRICITY
H01L2224/0557
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L29/205
ELECTRICITY
H01L21/8252
ELECTRICITY
H01L2224/29025
ELECTRICITY
H01L2224/29022
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L29/0619
ELECTRICITY
H01L2224/29009
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L29/7786
ELECTRICITY
H01L2224/94
ELECTRICITY
H01L27/0605
ELECTRICITY
International classification
H01L29/40
ELECTRICITY
H01L21/8252
ELECTRICITY
H01L21/768
ELECTRICITY
H01L29/778
ELECTRICITY
H01L27/06
ELECTRICITY
H01L29/20
ELECTRICITY
H01L29/66
ELECTRICITY
H01L29/205
ELECTRICITY
Abstract
HEMT having a drain field plate is provided. The drain field plate is formed in the area between the gate and drain of a HEMT. The drain field plate includes a metal pad that has a larger projection area than the drain pad. The drain field plate and semiconductor layer disposed beneath the drain field plate form a metal-semiconductor (M-S) Schottky structure. The capacitance of the M-S Schottky structure generates capacitance in the semiconductor area, which increases the breakdown voltage of the transistor components of the HEMT. A portion of the substrate under the active area may be removed to thereby increase the heat conductivity and reduce the junction temperature of the transistor components of the HEMT.
Claims
1. A semiconductor transistor, comprising: an epitaxial layer; a drain formed on the epitaxial layer; an insulating layer formed on the epitaxial layer and covering the drain except a first contact open area on a top surface of the drain; and a drain field plate formed of an electrically conducting material and disposed on a portion of the insulating layer and on the first contact open area to thereby make a direct contact to the drain at the first contact open area, the drain field plate having a projection area that extends outside a projection area of the drain.
2. The semiconductor transistor of claim 1, further comprising: a passivation layer formed of electrically insulating material and disposed between the insulating layer and the drain field plate and covering the drain except the first contact open area on the top surface of the drain.
3. The semiconductor transistor of claim 2, wherein the passivation layer and the insulating layer have at least one second contact open area that is arranged lateral to the drain and the drain field plate is formed on the at least one second contact open area to thereby make a direct contact to the epitaxial layer at the at least one second contact open area.
4. The semiconductor transistor of claim 1, wherein the epitaxial layer includes GaN and the semiconductor transistor is a high electron mobility transistor (HEMT).
5. The semiconductor transistor of claim 1, further comprising: a gate formed on the epitaxial layer, a top surface of the gate being covered by the insulating layer; and a gate field plate formed on the insulating layer and disposed over the gate.
6. The semiconductor transistor of claim 1, further comprising: a metallic element directly disposed on the drain field plate; and an insulating layer covering the metallic element and having a contact open area on a top surface of the metallic element.
7. A semiconductor transistor, comprising: an epitaxial layer; a drain formed on the epitaxial layer; an insulating layer formed on the epitaxial layer and the drain, the insulating layer having a first contact open area on a top surface of the drain and a second contact open area on a top surface of the epitaxial layer; and a drain field plate including a first metal plate and a second metal plate, the first metal plate being disposed on a portion of the insulating layer and on the first contact open area to thereby make a direct contact to the drain at the first contact open area, the second metal plate being disposed on a portion of the insulating layer and on the second contact open area to thereby make a direct contact to the epitaxial layer, the first and second metal plates being separated from each other.
8. The semiconductor transistor of claim 7, wherein the first and second metal plates have protruding and recessed portions that are arranged in an interdigitated fashion.
9. The semiconductor transistor of claim 7, further comprising: a passivation layer formed of electrically insulating material and disposed between the insulating layer and the drain field plate.
10. The semiconductor transistor of claim 7, wherein the epitaxial layer includes GaN and the semiconductor transistor is a high electron mobility transistor (HEMT).
11. The semiconductor transistor of claim 7, further comprising: a gate formed on the epitaxial layer, a top surface of the gate being covered by the insulating layer; and a gate field plate formed on the insulating layer and disposed over the gate.
12. The semiconductor transistor of claim 7, further comprising: a metallic element directly disposed on the drain field plate; and an insulating layer covering the metallic element and having a contact open area on a top surface of the metallic element.
13. A method for processing a semiconductor transistor, the semiconductor transistor including a substrate, an epitaxial layer, and a plurality of transistor components that are formed on the epitaxial layer, the method comprising: removing a portion of the substrate that is disposed below a portion of the plurality of transistor components, to thereby expose a portion of a bottom surface of the epitaxial layer; forming an insulating layer on the expose portion of the bottom surface of the epitaxial layer, the insulating layer being made of an electrically insulating material; forming at least one via that extends from a bottom surface of the insulating layer to a bottom surface of at least one of the plurality of the transistor components; and depositing at least one metal layer on the bottom surface of the insulating layer, on a side wall of the via and on the bottom surface of the at least one of the plurality of transistor components.
14. The method of claim 13, further comprising: applying a solder paste on a bottom surface of the at least one metal layer.
15. The method of claim 13, wherein the step of depositing at least one metal layer includes: depositing a first metal layer on the bottom surface of the insulating layer, on the side wall of the via and on the bottom surface of the one of the plurality of transistor components; and depositing a second metal layer on a bottom surface of the first metal layer.
16. The method of claim 13, wherein the at least one metal layer has a higher thermal conductivity than the substrate.
17. A semiconductor transistor, comprising: an epitaxial layer; a plurality of transistor components formed on a top surface of the epitaxial layer; a substrate formed on a bottom surface of the epitaxial layer and disposed on an area that is outside a region below a portion of the plurality of transistor components; an insulating layer formed of an electrically insulating material and disposed on a bottom surface of the substrate and a portion of a bottom surface of the epitaxial layer; at least one via extending through the epitaxial layer from a bottom surface of the insulating layer to a bottom surface of at least one of the plurality of transistor components; and at least one metal layer formed on a bottom surface of the insulating layer, a side wall of the at least one via and the bottom surface of the at least one of the plurality of transistor components. a solder paste formed on a bottom surface of the at least one metal layer.
18. The semiconductor transistor of claim 17, further comprising: a solder paste applied to a bottom surface of the at least one metal layer.
19. The semiconductor transistor of claim 17, wherein the at least one metal layer includes: a first metal layer formed on the bottom surface of the substrate, the side wall of the at least one via and the bottom surface of the at least one of the plurality of transistor components; and a second metal layer formed on a bottom surface of the first metal layer.
20. The semiconductor transistor of claim 17, wherein the semiconductor transistor is a high electron mobility transistor (HEMT).
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0015] References will be made to embodiments of the invention, examples of which may be illustrated in the accompanying figures. These figures are intended to be illustrative, not limiting. Although the invention is generally described in the context of these embodiments, it should be understood that it is not intended to limit the scope of the invention to these particular embodiments.
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0035] In the following description, for purposes of explanation, specific details are set forth in order to provide an understanding of the disclosure. It will be apparent, however, to one skilled in the art that the disclosure can be practiced without these details. Furthermore, one skilled in the art will recognize that embodiments of the present disclosure, described below, may be implemented in a variety of ways, such as a process, an apparatus, a system, a device, or a method on a tangible computer-readable medium.
[0036] One skilled in the art shall recognize: (1) that certain steps may optionally be performed; (2) that steps may not be limited to the specific order set forth herein; and (3) that certain steps may be performed in different orders, including being done contemporaneously.
[0037] Elements/components shown in diagrams are illustrative of exemplary embodiments of the disclosure and are meant to avoid obscuring the disclosure. Reference in the specification to “one embodiment,” “preferred embodiment,” “an embodiment,” or “embodiments” means that a particular feature, structure, characteristic, or function described in connection with the embodiment is included in at least one embodiment of the disclosure and may be in more than one embodiment. The appearances of the phrases “in one embodiment,” “in an embodiment,” or “in embodiments” in various places in the specification are not necessarily all referring to the same embodiment or embodiments. The terms “include,” “including,” “comprise,” and “comprising” shall be understood to be open terms and any lists that follow are examples and not meant to be limited to the listed items. Any headings used herein are for organizational purposes only and shall not be used to limit the scope of the description or the claims. Furthermore, the use of certain terms in various places in the specification is for illustration and should not be construed as limiting.
[0038] The embodiments of the present disclosure include a drain field plate to increate the breakdown voltage of a HEMT. Also, the drain field plate may be used to increase or decrease the Cgd and/or Cds of the HEMT, maintain flat Cgd value, enhancing the RF characteristics of the HEMT.
[0039] The embodiments of the present disclosure include a process to remove a portion of the substrate under the active area, to thereby increase the heat conductivity and reduce the junction temperature of the components of the HEMT.
[0040] The embodiments of the present disclosure include a process to remove a portion of the substrate under the active area and deposit a SiN layer. Since the SiN layer has the better electrical insulation property than the substrate material, this process may decrease the bulk leakage current of the components of the HEMT.
[0041] The embodiments of the present disclosure include a process to remove a portion of the substrate under the active area and deposit a metal layer. Since a metal layer has the better heat conductivity than the substrate material, this process may increase the heat conductivity and decrease the junction temperature of the component of the HEMT.
[0042] The embodiments of the present disclosure include processes to remove a portion of the substrate under the active area and form a via hole, where a metal layer is deposited in the via hole. These processes may decrease the source inductance of the HEMT.
[0043] The embodiments of the present disclosure include processes to remove a portion of the substrate under the active area, to deposit a metal layer, and to apply solder paste to the back surface of the wafer, obviating formation of air void to thereby enhance the heat conduction characteristics of the components of the HEMT and reduce the junction temperature of the components of the HEMT.
[0044] The embodiments of the present disclosure include processes to remove a portion of the substrate under the active area, to deposit a metal layer, and to apply solder paste to the back surface of the wafer. These processes can eliminate the conventional pre-form process (such as eutectic die attaching process) for attaching a HEMT die to a package, which may reduce the manufacturing cost.
[0045] The embodiments of the present disclosure include processes to remove a portion of the substrate under the active area, to deposit a metal layer, and to apply solder paste to the back surface of the wafer. Thus, either eutectic dies attaching process or SMD reflow process can be used to attach the HEMT die to a package.
[0046]
[0047] Drains (or, equivalently, drain pads or drain electrodes or ohmic metallization for drains) 104 and 108 and a source (or, equivalently, source pads or source electrodes or ohmic metallization for sources) 106 may formed over the epitaxial layer 102, where the drains and source may be formed of suitable metal(s). In embodiment, each of the drains and source may have a composite metal layer structure including Ti/Al/Ni/Au. The ohmic contact of the drains and source may be generated by alloying the drains and source to thereby reduce the resistance at the interface between the drain/source and the epitaxial layer 102.
[0048] As shown in
[0049]
[0050] As depicted in
[0051]
[0052] As depicted in
[0053]
[0054]
[0055] In embodiments, the drain field plate 140 may be formed over the drain 104 and extend beyond edges of the drain 104. The drain field plate 140 has the similar effect as the source-connected gate field plate 144 in that the capacitance generated by the drain field plate 140 may increase the breakdown voltage. More specifically, the drain field plate 140, the layers 110, 120 and the epitaxial layer 102 form a metal-semiconductor (M-S) structure. This M-S Schottky structure generates a capacitance, which in turn generates a depletion region in the epitaxial layer 102 to thereby increase the breakdown voltage.
[0056] In general, the fringe capacitance (Cgd) between the gate 118 and the drain 104 have negative effect on the drain-source quiescent current when RF signal is applied to the gate 118, i.e., the quiescent current has fluctuating transient periods. In embodiments, the capacitance generated by M-S Schottky structure of the drain field plate 140 can control the fringe capacitance (Cgd) so that the flatness of Cgd may be maintained.
[0057] As depicted in
[0058] In embodiments, the length D1, which is the distance between an edge of SiN contact open 131 and an edge of the drain field plate 140 in the y-direction, is about 1 μm. The length D2, which is the distance between an edge of the drain field plate 140 and an edge of the drain 104 in the y-direction, is about 1 μm. The width D3, which is the dimension of the SiN contact open 131 in the x-direction, is about 1 μm. The width D4, which is the distance between an edge of the SiN contact open 131 and an edge of the drain 104 in the x-direction, is about 1 μm. The width D5, which is the distance between an edge of the SiN contact open 131 and an edge of the drain field plate 140 in the x-direction, is about 1 μm. The width D6, which is the distance between an edge of the SiN contact open 131 and an edge of the drain field plate 140 in the x-direction, is about 3 μm. The width D7, which is the distance between an edge of the contact open area 130 and an edge of the drain 104 in the x-direction, is about 5 μm. It is noted that the values of the length D1-D7 are exemplary and other suitable values may be used.
[0059] In embodiments, the ratio between the lengths D1-D7 may be maintained even when the dimension of the drain 104 changes. For instance, the ratio between D6 and D7 may be maintained to one, when the dimension of the drain 104 is changed.
[0060] The drain field plate 140 may be formed of multiple metal layer structure, such as Ti/Au or Ti/Au/Ti/Au. In embodiments, the source-connected gate field plate 144 and the drain field plate 140 may be formed during the same process, i.e., a patterned mask layer (not shown in
[0061]
[0062] In embodiments, the width D10, D11, and D12, which are similar to the width D5, D3, and D4 in
[0063] As depicted in
[0064] In embodiments, the drain field plates 140, 401, 402 and 403 may have other suitable shapes so that the M-S Schottky structure can have intended capacitance to control Cgd and/or Cgs (the fringe capacitance between the gate and source). In embodiments, the shape of the drain field plate and the distance between the drain field plates and the edge of the drain 104 may be adjusted to achieve the intended capacitance. In embodiments, the interdigital capacitor is open for DC signal, but becomes electrically shorted for RF signals, which causes the interdigital capacitor to operate selectively in response to RF signals. It is noted that the top view of the drain field plate 142 and SiN contact opens 135 have the same configuration as
[0065]
[0066]
[0067]
[0068]
[0069]
[0070]
[0071]
[0072]
[0073] As discussed above, the portion of the substrate under the active region 203 may be removed before the metal layers 206 and 208 are deposited. Since the substrate material, such as Si or sapphire, may have lower heat conductivity than the metal layers 206 and 208, the processes in
[0074]
[0075] It is noted that only three sources are shown in
[0076]
[0077]
[0078]
[0079] The embodiments of the present disclosure include processes to remove (etch) a portion of the substrate 100 or 300 under the active area 203 or 309 and to deposit a metal layer(s). Since a metal layer has the better heat conductivity than the typical substrate material, these processes may increase heat dissipation generated by the HEMT components during operation.
[0080] The embodiments of the present disclosure include processes to remove (etch) a portion of the substrate under the active area, to deposit a metal layer, and to apply solder paste 220 or 334 to the backside surface, obviating formation of air void to thereby enhance the heat conduction characteristics of the components of the HEMT and reduce the junction temperature of the components of the HEMT.
[0081] The embodiments of the present disclosure include a process to remove (etch) a portion of the substrate under the active area and deposit a SiN layer 204 or 301. Since SiN layer has the better electrical insulation property than the typical substrate material, this process may decrease the bulk leakage current of the components of the HEMT.
[0082] In embodiments, each HEMT in
[0083] One or more of the processes describe in conjunction with
[0084] One skilled in the art will recognize no computing system or programming language is critical to the practice of the present disclosure. One skilled in the art will also recognize that a number of the elements described above may be physically and/or functionally separated into sub-modules or combined together.
[0085] It will be appreciated to those skilled in the art that the preceding examples and embodiment are exemplary and not limiting to the scope of the present disclosure. It is intended that all permutations, enhancements, equivalents, combinations, and improvements thereto that are apparent to those skilled in the art upon a reading of the specification and a study of the drawings are included within the true spirit and scope of the present disclosure.