H01L2224/29388

Semiconductor packages and methods of packaging semiconductor devices

An embodiment related to a device. The device includes a first die with first and second die surfaces. The second die surface is bonded to a first die attach pad (DAP) disposed on a first substrate surface of a package substrate and the first die surface includes a first die contact pad. The device also includes a first clip bond including a first clip bond horizontal planar portion attached to the first die contact pad on the first die surface, and a first clip bond vertical portion disposed on an edge of the first clip bond horizontal planar portion. The first clip bond vertical portion is attached to a first substrate bond pad on the first substrate surface. The device further includes a first conductive clip-die bonding layer with spacers on the first die contact pad of the first die. The first conductive clip-die bonding layer bonds the first clip bond horizontal planar portion to the first die contact pad, and the spacers maintain a uniform Bond Line Thickness (BLT) of the first conductive clip-die bonding layer.

Semiconductor packages and methods of packaging semiconductor devices

An embodiment related to a device. The device includes a first die with first and second die surfaces. The second die surface is bonded to a first die attach pad (DAP) disposed on a first substrate surface of a package substrate and the first die surface includes a first die contact pad. The device also includes a first clip bond including a first clip bond horizontal planar portion attached to the first die contact pad on the first die surface, and a first clip bond vertical portion disposed on an edge of the first clip bond horizontal planar portion. The first clip bond vertical portion is attached to a first substrate bond pad on the first substrate surface. The device further includes a first conductive clip-die bonding layer with spacers on the first die contact pad of the first die. The first conductive clip-die bonding layer bonds the first clip bond horizontal planar portion to the first die contact pad, and the spacers maintain a uniform Bond Line Thickness (BLT) of the first conductive clip-die bonding layer.

Semiconductor package and method of forming the same

A method of forming a semiconductor device includes applying an adhesive material in a first region of an upper surface of a substrate, where applying the adhesive material includes: applying a first adhesive material at first locations of the first region; and applying a second adhesive material at second locations of the first region, the second adhesive material having a different material composition from the first adhesive material. The method further includes attaching a ring to the upper surface of the substrate using the adhesive material applied on the upper surface of the substrate, where the adhesive material is between the ring and the substrate after the ring is attached.

Joining and Insulating Power Electronic Semiconductor Components

Various embodiments of the teachings herein include a method for joining and insulating a power electronic semiconductor component with contact surfaces to a substrate. In some embodiments, the method includes: preparing the substrate with a metallization defining an installation slot having joining material, wherein the substrate comprises an organic or a ceramic wiring support; arranging an electrically insulating film and the semiconductor component on the substrate, such that the contact surfaces of the semiconductor component facing the substrate are omitted from the film and regions of the semiconductor component exposed by the contact surfaces are insulated at least in part by the film from the substrate and from the contact surfaces; and joining the semiconductor component to the substrate and electrically insulating the semiconductor component at least in part by the film in one step.

Package structure and method of manufacturing the same

Package structure and method of manufacturing the same are provided. The package structure includes a first die, a second die, a first encapsulant, a bridge die, and a second encapsulant. The first encapsulant laterally encapsulates the first die and the second die. The bridge die is electrically connected to the first die and the second die. The second encapsulant is located over the first die, the second die and the first encapsulant, laterally encapsulating the bridge die and filling a space between the bridge die and the first die, between the bridge die and the first encapsulant and between the bridge die and the second die. A material of the second encapsulant is different from a material of the first encapsulant.

PACKAGE STRUCTURE AND METHOD OF MANUFACTURING THE SAME

Package structure and method of manufacturing the same are provided. The package structure includes a first die, a second die, a first encapsulant, a third die, and a second encapsulant. The first die and the second die laterally aside the first die. The first encapsulant laterally encapsulates the first die and the second die. The third die is electrically connected to the first die and the second die. The second encapsulant is over the first die, the second die and the first encapsulant, laterally encapsulating the third die. The first encapsulant includes a plurality of first fillers, the second encapsulant includes a plurality of second fillers, and a content of the second fillers in the second encapsulant is less than a content of the first fillers in the first encapsulant.

ADHESIVE COMPOSITION, SEMICONDUCTOR DEVICE CONTAINING CURED PRODUCT THEREOF, AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE USING SAME

The purpose of the present invention is to provide an adhesive composition which allows an alignment mark to be recognized, ensures sufficient solder wettability of a joining section, and is excellent in suppression of void generation. The adhesive composition includes: a high-molecular compound (A); an epoxy compound (B) having a weight average molecular weight of 100 or more and 3,000 or less; and a flux (C); and inorganic particles (D) which have on the surfaces thereof an alkoxysilane having a phenyl group and which have an average, particle diameter of 30 to 200 nm, the flux (C) containing an acid-modified rosin.

POWER MODULE SUBSTRATE WITH Ag UNDERLAYER AND POWER MODULE
20170294399 · 2017-10-12 ·

A power module substrate with a Ag underlayer of the invention includes: a circuit layer that is formed on one surface of an insulating layer; and a Ag underlayer that is formed on the circuit layer, in which the Ag underlayer is composed of a glass layer that is formed on the circuit layer side and a Ag layer that is formed by lamination on the glass layer, and regarding the Ag underlayer, in a Raman spectrum obtained by a Raman spectroscopy with incident light made incident from a surface of the Ag layer on a side opposite to the glass layer, when a maximum value of intensity in a wavenumber range of 3,000 cm.sup.−1 to 4,000 cm.sup.−1 indicated by I.sub.A, and a maximum value of intensity in a wavenumber range of 450 cm.sup.−1 to 550 cm.sup.−1 is indicated by I.sub.B, I.sub.A/I.sub.B is 1.1 or greater.

UV-curable anisotropic conductive adhesive
09777197 · 2017-10-03 · ·

Illustrative embodiments of anisotropic conductive adhesive (ACA) and associated methods are disclosed. In one illustrative embodiment, the ACA may comprise a binder curable using UV light and a plurality of particles suspended in the binder. Each of the plurality of particles may comprise a ferromagnetic material coated with a layer of electrically conductive material. The electrically conducting material may form electrically conductive and isolated parallel paths when the ACA is cured using UV light after being subjected to a magnetic field.

Resin composition, resin sheet, and production method for semiconductor device

Provided is a resin sheet, wherein in a stress measurement in which a dynamic shear strain is applied in a direction parallel to a surface, the difference between a loss tangent as measured when a strain amplitude is 10% of the sheet thickness and a loss tangent as measured when the amplitude is 0.1% is equal to or greater than 1 at a temperature of 80° C. and a frequency of 0.5 Hz. The resin sheet of the present invention can provide a semiconductor device with excellent connection reliability, wherein air bubbles and cracks are less likely to occur in the resin sheet. In the resin composition of the present invention, aggregates are less likely to occur during storage. The resin sheet obtained by forming the resin composition into a sheet has good flatness. The hardened material thereof can provide a circuit board or a semiconductor device with high connection reliability.