H01L2224/32113

SEMICONDUCTOR STRUCTURE, ELECTRONIC DEVICE, AND MANUFACTURE METHOD FOR SEMICONDUCTOR STRUCTURE
20230163043 · 2023-05-25 ·

Embodiments of this application provide a semiconductor structure, an electronic device, and a manufacture method for a semiconductor structure, and relate to the field of heat dissipation technologies for electronic products. An example semiconductor structure includes a semiconductor device, a bonding layer, a substrate, a conducting via, and a metal layer. The semiconductor device is disposed on an upper surface of the substrate by using the bonding layer. The metal layer is disposed on a lower surface of the substrate. The substrate includes a base plate, a groove formed on the base plate, and a diamond accommodated in the groove. The conducting via penetrates the substrate, the bonding layer, and at least a part of the semiconductor device, and is electrically connected to the metal layer. The groove bypasses the conducting via.

SEMICONDUCTOR CHIP INCLUDING ALIGN MARK PROTECTION PATTERN AND SEMICONDUCTOR PACKAGE INCLUDING SEMICONDUCTOR CHIP INCLUDING THE ALIGN MARK PROTECTION PATTERN
20230154860 · 2023-05-18 · ·

A semiconductor chip includes a chip body, a redistribution layer pattern disposed on a surface of the chip body, an alignment mark pattern disposed to be spaced apart from the redistribution layer pattern on the surface of the chip body, a first insulating pattern disposed to contact a side surface of the redistribution layer pattern and a side surface of the alignment mark pattern on the surface of the chip body, a second insulating pattern disposed on the redistribution layer pattern to protect the redistribution layer pattern, and an alignment mark protection pattern disposed on the alignment mark pattern.

Semiconductor arrangement and method for producing the same
11688712 · 2023-06-27 · ·

A semiconductor arrangement includes a semiconductor substrate having a dielectric insulation layer and at least a first metallization layer arranged on a first side of the dielectric insulation layer. The first metallization layer includes at least two sections, each section being separated from a neighboring section by a recess. A semiconductor body is arranged on one of the sections of the first metallization layer. At least one indentation is arranged between a first side of the semiconductor body and a closest edge of the respective section of the first metallization layer. A distance between the first side and the closest edge of the section of the first metallization layer is between 0.5 mm and 5 mm.

SEMICONDUCTOR PACKAGE
20230197553 · 2023-06-22 ·

A semiconductor package includes a package substrate, a first semiconductor chip mounted on the package substrate and that includes a first semiconductor substrate that includes through electrodes, and a second semiconductor chip disposed on the first semiconductor chip and that includes a second semiconductor substrate that includes an active surface and an inactive surface. The second semiconductor chip further includes a plurality of isolated heat dissipation fins that extend in a vertical direction from the inactive surface.

Integrated fan-out package and method of fabricating the same

An integrated fan-out package including a die attach film, an integrated circuit component, an insulating encapsulation, and a redistribution circuit structure is provided. The integrated circuit component is disposed on the die attach film and includes a plurality of conductive terminals. The die attach film includes an uplifted edge which raises toward sidewalls of the integrated circuit component. The insulating encapsulation encapsulates the uplifted edge and the integrated circuit component. The redistribution circuit structure is disposed on the integrated circuit component and the insulating encapsulation, and the redistribution circuit structure is electrically connected to the conductive terminals of the integrated circuit component. A method of fabricating the integrated fan-out package are also provided.

MICRO DEVICE ARRANGEMENT IN DONOR SUBSTRATE
20220059389 · 2022-02-24 · ·

This disclosure is related to arranging micro devices in the donor substrate by either patterning or population so that there is no interfering with unwanted pads and the non-interfering area in the donor substrate is maximized. This enables to transfer the devices to receiver substrate with fewer steps.

Semiconductor laser device

A semiconductor laser device comprises a base, a first conductive layer, a second conductive layer, a third conductive layer, and a semiconductor laser chip in this order, each of which has a respective emitting-side end portion. The emitting-side end portion of the first conductive layer is in a common plane with the emitting-side end portion of the base. A thickness of the second conductive layer is greater than a thickness of the first conductive layer. The emitting-side end portion of the second conductive layer is disposed inward of the emitting-end portion of the first conductive layer. The emitting-side end portion of the third conductive layer is in a common plane with the emitting-side end portion of the second conductive layer. The emitting-side end portion of the semiconductor laser chip is disposed outward of the emitting-side end portion of the third conductive layer.

Micro device arrangement in donor substrate
11195741 · 2021-12-07 · ·

This disclosure is related to arranging micro devices in the donor substrate by either patterning or population so that there is no interfering with unwanted pads and the non-interfering area in the donor substrate is maximized. This enables to transfer the devices to receiver substrate with fewer steps.

METHOD FOR PRODUCING A SEMICONDUCTOR ARRANGEMENT
20230275059 · 2023-08-31 ·

A method for producing a semiconductor arrangement includes: forming a first metallization layer on a first side of a dielectric insulation layer, the first metallization layer having at least two sections, each section being separated from a neighboring section by a recess; arranging a semiconductor body on one of the sections of the first metallization layer; and forming at least one indentation between a first side of the semiconductor body and a closest edge of the respective section of the first metallization layer. A distance between the first side and the closest edge of the section of the first metallization layer is between 0.5 mm and 5 mm.

SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

A method of manufacturing a semiconductor device, includes; preparing an insulated circuit substrate including a circuit layer having a main surface and a side surface inclined to a normal direction of the main surface; irradiating the side surface of the circuit layer with a laser beam so as to roughen at least a part of the side surface of the circuit layer and provide an oxide film on the roughened side surface of the circuit layer; and bonding a semiconductor chip to the main surface of the circuit layer via a solder layer.