Patent classifications
H01L2224/80121
Manufacturing method of a semiconductor memory device
A method of manufacturing a semiconductor memory device includes processing a first substrate including a first align mark and a first structure, processing a second substrate including a second align mark and a second structure, orientating the first substrate and the second substrate such that the first structure and the second structure face each other, and controlling alignment between the first structure and the second structure by using the first align mark and the second align mark to couple the first structure with the second structure.
Bonding apparatus and bonding method
A bonding apparatus includes a stage on which a substrate is seated, a gantry installed above the stage, a bonding unit configured to bond a chip to the substrate while moving along the gantry, and a control part moving the bonding unit to align the bonding unit with a bonding position on the substrate, controlling the bonding unit to allow the bonding unit to bond the chip at the bonding position, determining a movement distance of the bonding unit based on a weighted sum of a number of continuous operations and an idle time of the bonding unit.
Substrate positioning apparatus, substrate positioning method, and bonding apparatus
A substrate positioning apparatus includes a holder and a rotating device. The holder is configured to hold a substrate. The rotating device is configured to rotate the holder. The rotating device includes a rotation shaft, a bearing member, a base member, a driving unit and a damping device. The rotation shaft is fixed to the holder. The bearing member is configured to support the rotation shaft in a non-contact state. The bearing member is fixed on the base member. The driving unit is configured to rotate the rotation shaft. The damping device includes a rail connected to the base member and a slider connected to the rotation shaft, and is configured to produce a damping force against a relative operation between the rotation shaft and the base member by a resistance generated between the rail and the slider.
Substrate positioning apparatus, substrate positioning method, and bonding apparatus
A substrate positioning apparatus includes a holder and a rotating device. The holder is configured to hold a substrate. The rotating device is configured to rotate the holder. The rotating device includes a rotation shaft, a bearing member, a base member, a driving unit and a damping device. The rotation shaft is fixed to the holder. The bearing member is configured to support the rotation shaft in a non-contact state. The bearing member is fixed on the base member. The driving unit is configured to rotate the rotation shaft. The damping device includes a rail connected to the base member and a slider connected to the rotation shaft, and is configured to produce a damping force against a relative operation between the rotation shaft and the base member by a resistance generated between the rail and the slider.
THREE-DIMENSIONAL INTEGRATED CIRCUIT STRUCTURES AND METHOD OF FORMING THE SAME
Three-dimensional integrated circuit structures are disclosed. A three-dimensional integrated circuit structure includes a first die, a second die and a device-free die. The first die includes a first device. The second die includes a second device and is bonded to the first die. The device-free die is located aside the second die and is bonded to the first die. The device-free die includes a conductive feature electrically connected to the first die and the second die.
THREE-DIMENSIONAL INTEGRATED CIRCUIT STRUCTURES AND METHOD OF FORMING THE SAME
Three-dimensional integrated circuit structures are disclosed. A three-dimensional integrated circuit structure includes a first die, a second die and a device-free die. The first die includes a first device. The second die includes a second device and is bonded to the first die. The device-free die is located aside the second die and is bonded to the first die. The device-free die includes a conductive feature electrically connected to the first die and the second die.
Seal ring between interconnected chips mounted on an integrated circuit
A forming method of a semiconductor package includes the following steps. A first die is provided. The first die includes a first bonding structure and a first seal ring, the first bonding structure is formed at a first side of the first die, a first portion of the first seal ring is formed between the first side and the first bonding structure, and a width of the first portion is smaller than a width of a second portion of the first seal ring. A second die is provided. The second die includes a second bonding structure. The first die and the second die are bonded onto an integrated circuit through the first bonding structure and the second bonding structure.
BONDING TOOL AND BONDING METHOD THEREOF
A bonding tool and a bonding method are provided. The method includes attaching a semiconductor die to a bonding tool having a first surface, wherein the bonding tool comprises a bending member movably arranged in a trench of the bonding tool, and the bending member protrudes from the first surface and bends the semiconductor die; moving the semiconductor die toward a semiconductor wafer to cause a retraction of the bending member and a partial bonding at a portion of the semiconductor die and the semiconductor wafer; and causing a full bonding between the semiconductor die and the semiconductor wafer subsequent to the partial bonding.
Semiconductor storage device including first pads on a first chip that are bonded to second pads on a second chip
A semiconductor storage device includes first and second chips. The first chip includes memory cells provided on a first substrate in a memory cell region, a plurality of first pads provided on a first surface of the first substrate and disposed in an edge region of the first chip that surrounds the memory cell region, and a first conductive layer provided on the first substrate and electrically connected to the first pads. The second chip includes a first circuit provided on a second substrate in a circuit region, a plurality of second pads provided on the second substrate and disposed in an edge region of the second chip that surrounds the circuit region, and a second conductive layer provided on the second substrate and electrically connected to the second pads. The first pads of the first chip and the second pads of the second chip are bonded facing each other.
Hybrid bonding with through substrate via (TSV)
A semiconductor device structure is provided. The semiconductor device structure includes a first polymer layer formed between a first substrate and a second substrate, and a first conductive layer formed over the first polymer. The semiconductor device includes a first through substrate via (TSV) formed over the first conductive layer, and the conductive layer is in direct contact with the first TSV and the first polymer.