H01L2224/80143

METHOD FOR BONDING CHIPS TO A SUBSTRATE BY DIRECT BONDING

A process for bonding chips to a substrate by direct bonding includes providing a support with which the chips are in contact, the chips in contact with the support being separate from one another. This bonding process also includes forming a liquid film on one face of the substrate, bringing the chips into contact with the liquid film, where the action of bringing the chips into contact with the liquid film causes attraction of the chips toward the substrate, and evaporating the liquid film in order to bond the chips to the substrate by direct bonding.

FEATURES FOR IMPROVING DIE SIZE AND ORIENTATION DIFFERENTIATION IN HYBRID BONDING SELF ASSEMBLY

Embodiments disclosed herein include multi-die modules and methods of assembling multi-die modules. In an embodiment, a multi-die module comprises a first die. In an embodiment the first die comprises a first pedestal, a plateau around the first pedestal, and a stub extending up from the plateau. In an embodiment, the multi-die module further comprises a second die. In an embodiment, the second die comprises a second pedestal, where the second pedestal is attached to the first pedestal.

Semiconductor interconnect structures with vertically offset bonding surfaces, and associated systems and methods
11587895 · 2023-02-21 · ·

Semiconductor devices having interconnect structures with vertically offset bonding surfaces, and associated systems and methods, are disclosed herein. In one embodiment, a semiconductor device includes a semiconductor substrate at least partially covered by a first dielectric material having an upper surface, and an interconnect structure extending therefrom. The interconnect structure can include a plurality of conductive elements, and a continuous region of a first insulating material at least partially between the plurality of conductive elements. The plurality of conductive elements and the continuous region can have coplanar end surfaces. The interconnect structure can further include a perimeter structure at least partially surrounding the plurality of conductive elements and the continuous region. The perimeter structure can have an uppermost surface that can be vertically offset from the upper surface of the first dielectric material and/or the coplanar end surfaces.

SEMICONDUCTOR INTERCONNECT STRUCTURES WITH VERTICALLY OFFSET BONDING SURFACES, AND ASSOCIATED SYSTEMS AND METHODS
20220344294 · 2022-10-27 ·

Semiconductor devices having interconnect structures with vertically offset bonding surfaces, and associated systems and methods, are disclosed herein. In one embodiment, a semiconductor device includes a semiconductor substrate at least partially covered by a first dielectric material having an upper surface, and an interconnect structure extending therefrom. The interconnect structure can include a plurality of conductive elements, and a continuous region of a first insulating material at least partially between the plurality of conductive elements. The plurality of conductive elements and the continuous region can have coplanar end surfaces. The interconnect structure can further include a perimeter structure at least partially surrounding the plurality of conductive elements and the continuous region. The perimeter structure can have an uppermost surface that can be vertically offset from the upper surface of the first dielectric material and/or the coplanar end surfaces.

Die bonding apparatus and method and substrate bonding apparatus and method

Disclosed are a die bonding apparatus, a substrate bonding apparatus, a die bonding method, and a substrate bonding method that are capable of bonding a die to a substrate or bonding substrates together without using a bonding medium such as an adhesion film and a solder bump. The die bonding method includes hydrophilizing a bonding surface of the die, by plasma processing, forming a liquid film on a bonding area of the substrate, by supplying a liquid including water to the bonding area of the substrate, pre-bonding the die to the substrate by bringing the die into contact with the liquid film, and post-bonding one or more dies to the substrate at the same time, by performing heat treatment in a state in which the one or more dies are pre-bonded to the substrate.

METHOD AND DEVICE FOR TRANSFERRING COMPONENTS
20230062106 · 2023-03-02 · ·

A method for the transfer of components from a sender substrate to a receiver substrate includes provision and/or production of the components on the sender substrate, transfer of the components of the sender substrate to the transfer substrate, and transfer of the components from the transfer substrate to the receiver substrate.The components can be transferred selectively by means of bonding means and/or debonding means.

ELECTRONIC CIRCUIT MANUFACTURING METHOD FOR SELF-ASSEMBLY TO ANOTHER ELECTRONIC CIRCUIT

The present description relates to a method of manufacturing an electronic circuit (30) comprising: a support (32), an assembly site (31) having a first surface protruding from said support intended to be assembled to an assembly site of another electronic circuit by a self-assembly method; and a peripheral area (39) around said assembly site, the assembly site (31) comprising at least one level, each level comprising conductive pads (34) and insulating posts (380) between the conductive pads, said manufacturing method comprising the forming of said at least one level of the assembly site, such that the edges, in at least one direction (X) of the main plane (XY), of each level of the assembly site and the locations, in the at least one direction (X), of the conductive pads and of the insulating posts of the same level are defined in a same photolithography step of said method.

CASTELLATION, HATCHING, AND OTHER SURFACE PATTERNS IN DIELECTRIC SURFACES FOR HYBRID BONDING WITH INCREASED SURFACE AREA, BOND STRENGTH, AND ALIGNMENT
20230060594 · 2023-03-02 ·

A semiconductor device includes a semiconductor substrate having a first major surface and a second major surface opposite the first major surface, a first layer of dielectric material over the first major surface, and a second layer of dielectric material over the second major surface. The first layer includes a plurality of recesses, and the second layer includes a plurality of protrusions. Each of the plurality of recesses are defined by a shape, and each of the plurality of protrusions are vertically aligned with a corresponding one of the plurality of recesses and are defined by the shape of the corresponding one of the plurality of recesses.

METHOD OF ASSEMBLY BY DIRECT BONDING OF ELECTRONIC COMPONENTS

A method of preparation of a first surface of an electronic component, the first surface being intended to be bonded to another electronic component by a direct bonding and the first surface having previously been submitted to a surface treatment in an atmosphere including nitrogen, for example, a treatment in a nitrogen plasma or an ozone UV treatment, the preparation method including: placing into contact the first surface with an aqueous solution including at least 90% water, for a contacting duration longer than or equal to 30 minutes; and then drying the first surface.

SEMICONDUCTOR INTERCONNECT STRUCTURES WITH VERTICALLY OFFSET BONDING SURFACES, AND ASSOCIATED SYSTEMS AND METHODS
20230197656 · 2023-06-22 ·

Semiconductor devices having interconnect structures with vertically offset bonding surfaces, and associated systems and methods, are disclosed herein. In one embodiment, a semiconductor device includes a semiconductor substrate at least partially covered by a first dielectric material having an upper surface, and an interconnect structure extending therefrom. The interconnect structure can include a plurality of conductive elements, and a continuous region of a first insulating material at least partially between the plurality of conductive elements. The plurality of conductive elements and the continuous region can have coplanar end surfaces. The interconnect structure can further include a perimeter structure at least partially surrounding the plurality of conductive elements and the continuous region. The perimeter structure can have an uppermost surface that can be vertically offset from the upper surface of the first dielectric material and/or the coplanar end surfaces.