H01L2224/80893

Wafer bonding in fabrication of 3-dimensional NOR memory circuits

A memory array and single-crystal circuitry are provided by wafer bonding (e.g., adhesive wafer bonding or anodic wafer bonding) in the same integrated circuit and interconnected by conductors of a interconnect layer. Additional circuitry or memory arrays may be provided by additional wafer bonds and electrically connected by interconnect layers at the wafer bonding interface. The memory array may include storage or memory transistors having single-crystal epitaxial silicon channel material.

Wafer bonding in fabrication of 3-dimensional NOR memory circuits

A memory array and single-crystal circuitry are provided by wafer bonding (e.g., adhesive wafer bonding or anodic wafer bonding) in the same integrated circuit and interconnected by conductors of a interconnect layer. Additional circuitry or memory arrays may be provided by additional wafer bonds and electrically connected by interconnect layers at the wafer bonding interface. The memory array may include storage or memory transistors having single-crystal epitaxial silicon channel material.

BONDING METHOD, BONDED ARTICLE, AND BONDING DEVICE
20230030272 · 2023-02-02 · ·

A bonding device measures a position deviation amount of the chip with respect to the substrate in a state where the chip and the substrate are in contact, and corrects and moves the chip relatively to the substrate in such a way as to reduce the position deviation amount, based on the measured position deviation amount. Then, the bonding device fixes the chip to the substrate by irradiating a resin portion of the chip with an ultraviolet ray and curing the resin portion when the position deviation amount of the chip with respect to the substrate is equal to or less than a position deviation amount threshold value.

METHOD AND DEVICE FOR TRANSFERRING COMPONENTS
20230062106 · 2023-03-02 · ·

A method for the transfer of components from a sender substrate to a receiver substrate includes provision and/or production of the components on the sender substrate, transfer of the components of the sender substrate to the transfer substrate, and transfer of the components from the transfer substrate to the receiver substrate.The components can be transferred selectively by means of bonding means and/or debonding means.

METHOD FOR BONDING SUBSTRATES TOGETHER, AND SUBSTRATE BONDING DEVICE
20170221856 · 2017-08-03 · ·

A production of voids between substrates is prevented when the substrates are bonded together, and the substrates are bonded together at a high positional precision while suppressing a strain. A method for bonding a first substrate and a second substrate includes a step of performing hydrophilization treatment to cause water or an OH containing substance to adhere to bonding surface of the first substrate and the bonding surface of the second substrate, a step of disposing the first substrate and the second substrate with the respective bonding surfaces facing each other, and bowing the first substrate in such a way that a central portion of the bonding surface protrudes toward the second substrate side relative to an outer circumferential portion of the bonding surface, a step of abutting the bonding surface of the first substrate with the bonding surface of the second substrate at the respective central portions, and a step of abutting the bonding surface of the first substrate with the bonding surface of the second substrate across the entirety of the bonding surfaces, decreasing a distance between the outer circumferential portion of the first substrate and an outer circumferential portion of the second substrate with the respective central portions abutting each other at a pressure that maintains a non-bonded condition.

Wafer Bonding in Fabrication of 3-Dimensional NOR Memory Circuits
20210407983 · 2021-12-30 ·

A memory array and single-crystal circuitry are provided by wafer bonding (e.g., adhesive wafer bonding or anodic wafer bonding) in the same integrated circuit and interconnected by conductors of a interconnect layer. Additional circuitry or memory arrays may be provided by additional wafer bonds and electrically connected by interconnect layers at the wafer bonding interface. The memory array may include storage or memory transistors having single-crystal epitaxial silicon channel material.

Wafer Bonding in Fabrication of 3-Dimensional NOR Memory Circuits
20210407983 · 2021-12-30 ·

A memory array and single-crystal circuitry are provided by wafer bonding (e.g., adhesive wafer bonding or anodic wafer bonding) in the same integrated circuit and interconnected by conductors of a interconnect layer. Additional circuitry or memory arrays may be provided by additional wafer bonds and electrically connected by interconnect layers at the wafer bonding interface. The memory array may include storage or memory transistors having single-crystal epitaxial silicon channel material.

Stress compensation for wafer to wafer bonding

Embodiments herein describe techniques for bonded wafers that includes a first wafer bonded with a second wafer, and a stress compensation layer in contact with the first wafer or the second wafer. The first wafer has a first stress level at a first location, and a second stress level different from the first stress level at a second location. The stress compensation layer includes a first material at a first location of the stress compensation layer that induces a third stress level at the first location of the first wafer, a second material different from the first material at a second location of the stress compensation layer that induces a fourth stress level different from the third stress level at the second location of the first wafer. Other embodiments may be described and/or claimed.

Stress compensation for wafer to wafer bonding

Embodiments herein describe techniques for bonded wafers that includes a first wafer bonded with a second wafer, and a stress compensation layer in contact with the first wafer or the second wafer. The first wafer has a first stress level at a first location, and a second stress level different from the first stress level at a second location. The stress compensation layer includes a first material at a first location of the stress compensation layer that induces a third stress level at the first location of the first wafer, a second material different from the first material at a second location of the stress compensation layer that induces a fourth stress level different from the third stress level at the second location of the first wafer. Other embodiments may be described and/or claimed.

INTEGRATED CIRCUIT INCLUDING BACKSIDE CONDUCTIVE VIAS
20220293750 · 2022-09-15 ·

An integrated circuit includes a first chip bonded to a second chip. The first chip includes gate all around transistors on a substrate. The first chip includes backside conductive vias extending through the substrate to the gate all around transistors. The second chip includes electronic circuitry electrically connected to the transistors by the backside conductive vias.