Patent classifications
H01L2224/81906
METHOD OF MANUFACTURING LIGHT-RECEIVING DEVICE AND LIGHT-RECEIVING DEVICE
A sensor array and a read-out circuit are prepared. The sensor array and the read-out circuit are aligned such that each first electrode and each second electrode face each other in a state where a connection material is disposed between a second area of the sensor array and a fourth area of the read-out circuit. The read-out circuit is pressed against the sensor array with a first load such that the sensor array and the readout circuit are bonded by the connection material with a gap provided between each first electrode and each second electrode. The read-out circuit is pressed against the sensor array with a second load larger than the first load so that each first electrode and each second electrode are connected. Before the pressing with the second load, either one of the first electrode and the second electrode has a conical shape.
METHOD OF MANUFACTURING LIGHT-RECEIVING DEVICE AND LIGHT-RECEIVING DEVICE
A sensor array and a read-out circuit are prepared. The sensor array and the read-out circuit are aligned such that each first electrode and each second electrode face each other in a state where a connection material is disposed between a second area of the sensor array and a fourth area of the read-out circuit. The read-out circuit is pressed against the sensor array with a first load such that the sensor array and the readout circuit are bonded by the connection material with a gap provided between each first electrode and each second electrode. The read-out circuit is pressed against the sensor array with a second load larger than the first load so that each first electrode and each second electrode are connected. Before the pressing with the second load, either one of the first electrode and the second electrode has a conical shape.
Semiconductor device and manufacturing method thereof
A semiconductor device includes a substrate having a plurality of pads on a surface of the substrate, a semiconductor chip that includes a plurality of metal bumps connected to corresponding pads on the substrate, a first resin layer between the surface of the substrate and the semiconductor chip, a second resin layer between the substrate and the semiconductor chip and between the first resin layer and at least one of the metal bumps, and a third resin layer on the substrate and above the semiconductor chip.
Semiconductor device and manufacturing method thereof
A semiconductor device includes a substrate having a plurality of pads on a surface of the substrate, a semiconductor chip that includes a plurality of metal bumps connected to corresponding pads on the substrate, a first resin layer between the surface of the substrate and the semiconductor chip, a second resin layer between the substrate and the semiconductor chip and between the first resin layer and at least one of the metal bumps, and a third resin layer on the substrate and above the semiconductor chip.
SEMICONDUCTOR STRUCTURES AND METHODS FOR FORMING THE SAME
The present disclosure relates to the technical field of semiconductor packaging, and discloses a semiconductor structure and a method for forming the same. The method includes: providing a chip, the chip having interconnect structures on its surface, the top of the interconnect structures having an exposed fusible portion; providing a substrate, the substrate having conductive structures on its surface; patterning the conductive structures so that edges of the conductive structures have protrusions; combining the chip with the substrate. The new structure design avoids the product failure of the chip and the semiconductor substrate in the molding stage, and also strengthens the weld metal bonding force between the conductive structures and the substrate.
SEMICONDUCTOR STRUCTURES AND METHODS FOR FORMING THE SAME
The present disclosure relates to the technical field of semiconductor packaging, and discloses a semiconductor structure and a method for forming the same. The method includes: providing a chip, the chip having interconnect structures on its surface, the top of the interconnect structures having an exposed fusible portion; providing a substrate, the substrate having conductive structures on its surface; patterning the conductive structures so that edges of the conductive structures have protrusions; combining the chip with the substrate. The new structure design avoids the product failure of the chip and the semiconductor substrate in the molding stage, and also strengthens the weld metal bonding force between the conductive structures and the substrate.
Semiconductor package structure and method for manufacturing the same
A semiconductor package structure includes a semiconductor die surface having a narrower pitch region and a wider pitch region adjacent to the narrower pitch region, a plurality of first type conductive pillars in the narrower pitch region, each of the first type conductive pillars having a copper-copper interface, and a plurality of second type conductive pillars in the wider pitch region, each of the second type conductive pillars having a copper-solder interface. A method for manufacturing the semiconductor package structure described herein is also disclosed.
REINFORCING RESIN COMPOSITION, ELECTRONIC COMPONENT, METHOD FOR MANUFACTURING ELECTRONIC COMPONENT, MOUNTING STRUCTURE, AND METHOD FOR MANUFACTURING MOUNTING STRUCTURE
A reinforcing resin composition includes an epoxy resin (A), a phenolic resin (B), and a benzoxazine compound (C).
Semiconductor device and method of forming fine pitch RDL over semiconductor die in fan-out package
A semiconductor device has a first conductive layer including a plurality of conductive traces. The first conductive layer is formed over a substrate. The conductive traces are formed with a narrow pitch. A first semiconductor die and second semiconductor die are disposed over the first conductive layer. A first encapsulant is deposited over the first and second semiconductor die. The substrate is removed. A second encapsulant is deposited over the first encapsulant. A build-up interconnect structure is formed over the first conductive layer and second encapsulant. The build-up interconnect structure includes a second conductive layer. A first passive device is disposed in the first encapsulant. A second passive device is disposed in the second encapsulant. A vertical interconnect unit is disposed in the second encapsulant. A third conductive layer is formed over second encapsulant and electrically connected to the build-up interconnect structure via the vertical interconnect unit.
Semiconductor device and method of forming fine pitch RDL over semiconductor die in fan-out package
A semiconductor device has a first conductive layer including a plurality of conductive traces. The first conductive layer is formed over a substrate. The conductive traces are formed with a narrow pitch. A first semiconductor die and second semiconductor die are disposed over the first conductive layer. A first encapsulant is deposited over the first and second semiconductor die. The substrate is removed. A second encapsulant is deposited over the first encapsulant. A build-up interconnect structure is formed over the first conductive layer and second encapsulant. The build-up interconnect structure includes a second conductive layer. A first passive device is disposed in the first encapsulant. A second passive device is disposed in the second encapsulant. A vertical interconnect unit is disposed in the second encapsulant. A third conductive layer is formed over second encapsulant and electrically connected to the build-up interconnect structure via the vertical interconnect unit.