Patent classifications
H01L2224/95121
MANUFACTURING METHOD OF DISPLAY DEVICE AND HOLDING SUBSTRATE
According to an aspect, a manufacturing method of a display device includes: obtaining a first reference position on a surface of a holding substrate based on positions of a plurality of first alignment marks of the holding substrate; and aligning the holding substrate with a transfer destination substrate such that the first reference position on the holding substrate and a second reference position on a surface of the transfer destination substrate coincide. The holding substrate is sectioned into a plurality of first sections and a plurality of second sections when viewed from one direction. Each of the first sections is provided in a part of a gap between the second sections when viewed from the one direction, has a light transmission rate higher than a light transmission rate of the second sections, and forms the first alignment mark through which light passes when viewed from the one direction.
Nanoscale-aligned three-dimensional stacked integrated circuit
A method for fabricating a three-dimensional (3D) stacked integrated circuit. Pick-and-place strategies are used to stack the source wafers with device layers fabricated using standard two-dimensional (2D) semiconductor fabrication technologies. The source wafers may be stacked in either a sequential or parallel fashion. The stacking may be in a face-to-face, face-to-back, back-to-face or back-to-back fashion. The source wafers that are stacked in a face-to-back, back-to-face or back-to-back fashion may be connected using Through Silicon Vias (TSVs). Alternatively, source wafers that are stacked in a face-to-face fashion may be connected using Inter Layer Vias (ILVs).
SEMICONDUCTOR CHIP AND SEMICONDUCTOR PACKAGE
A semiconductor package includes a first semiconductor chip including a first substrate and a first bonding layer disposed on the first substrate, and having a flat first outer surface provided by the first bonding layer; and a second semiconductor chip disposed on the first outer surface of the first semiconductor chip, including a second substrate and a second bonding layer disposed on the second substrate, and having a flat second outer surface provided by the second bonding layer and contacting the first outer surface of the first semiconductor chip. The first bonding layer includes a first outermost insulating layer providing the first outer surface, a first internal insulating layer stacked between the first outermost insulating layer and the first substrate, first external marks disposed in the first outermost insulating layer and spaced apart from each other, and first internal marks interlaced with the first external marks within the first internal insulating layer.
NANOSCALE-ALIGNED THREE-DIMENSIONAL STACKED INTEGRATED CIRCUIT
A method for fabricating a three-dimensional (3D) stacked integrated circuit. Pick-and-place strategies are used to stack the source wafers with device layers fabricated using standard two-dimensional (2D) semiconductor fabrication technologies. The source wafers may be stacked in either a sequential or parallel fashion. The stacking may be in a face-to-face, face-to-back, back-to-face or back-to-back fashion. The source wafers that are stacked in a face-to-back, back-to-face or back-to-back fashion may be connected using Through Silicon Vias (TSVs). Alternatively, source wafers that are stacked in a face-to-face fashion may be connected using Inter Layer Vias (ILVs).
OFFSET ALIGNMENT AND REPAIR IN MICRO DEVICE TRANSFER
This invention relates to the process of correcting misalignment and filling voids after a microdevice transfer process. The process involves transfer heads, measurement of offset and misalignment in horizontal, vertical, and rotational errors. An execution of the new offset vector for the next transfer corrects the alignment.
OFFSET ALIGNMENT AND REPAIR IN MICRO DEVICE TRANSFER
This invention relates to the process of correcting misalignment and filling voids after a microdevice transfer process. The process involves transfer heads, measurement of offset and misalignment in horizontal, vertical, and rotational errors. An execution of the new offset vector for the next transfer corrects the alignment.
Micro-component anti-stiction structures
A micro-component comprises a component substrate having a first side and an opposing second side. Fenders project from the first and second sides of the component substrate and include first-side fenders extending from the first side and a second-side fender extending from the second side of the component substrate. At least two of the first-side fenders have a non-conductive surface and are disposed closer to a corner of the component substrate than to a center of the component substrate.
MICRO-COMPONENT ANTI-STICTION STRUCTURES
A micro-component comprises a component substrate having a first side and an opposing second side. Fenders project from the first and second sides of the component substrate and include first-side fenders extending from the first side and a second-side fender extending from the second side of the component substrate. At least two of the first-side fenders have a non-conductive surface and are disposed closer to a corner of the component substrate than to a center of the component substrate.
WET ALIGNMENT METHOD FOR MICRO-SEMICONDUCTOR CHIP AND DISPLAY TRANSFER STRUCTURE
A wet alignment method for a micro-semiconductor chip and a display transfer structure are provided. The wet alignment method for a micro-semiconductor chip includes: supplying a liquid to a transfer substrate including a plurality of grooves; supplying the micro-semiconductor chip onto the transfer substrate; scanning the transfer substrate by using an absorber capable of absorbing the liquid. According to the wet alignment method, the micro-semiconductor chip may be transferred onto a large area.
WET ALIGNMENT METHOD FOR MICRO-SEMICONDUCTOR CHIP AND DISPLAY TRANSFER STRUCTURE
A wet alignment method for a micro-semiconductor chip and a display transfer structure are provided. The wet alignment method for a micro-semiconductor chip includes: supplying a liquid to a transfer substrate including a plurality of grooves; supplying the micro-semiconductor chip onto the transfer substrate; scanning the transfer substrate by using an absorber capable of absorbing the liquid. According to the wet alignment method, the micro-semiconductor chip may be transferred onto a large area.