Patent classifications
H01L24/36
SEMICONDUCTOR PACKAGE WITH CONDUCTIVE CLIP
A semiconductor package that includes a conductive can, a power semiconductor device electrically and mechanically attached to the inside surface of the can, and an IC semiconductor device copackaged with the power semiconductor device inside the can.
Method and apparatus for manufacturing semiconductor module
Disclosed is a technique capable of preventing an encapsulating material from covering a heat-dissipating surface of a semiconductor module, which releases heat of a switching element. Specifically disclosed a step for manufacturing a semiconductor module including a submodule having a collector and an emitter with heat-dissipating surfaces, including a step for placing the submodule in the cavity so that the submodule is pressed by the pressing device while covering the heat-dissipating surface of the emitter with the pressing device and covering the heat-dissipating surface of the collector with the lower mold, and a step for feeding the encapsulating material to the cavity by moving the piston so that the pressure of the cavity measured by the pressure measuring device does not exceed the pressure at which the pressing device presses the submodule.
BONDING STRUCTURE AND METHOD
A bonding structure and a method for bonding components, wherein the bonding structure includes a nanoparticle preform. In accordance with embodiments, the nanoparticle preform is placed on a substrate and a workpiece is placed on the nanoparticle preform.
CHIP CARRIERS AND SEMICONDUCTOR DEVICES INCLUDING REDISTRIBUTION STRUCTURES WITH IMPROVED THERMAL AND ELECTRICAL PERFORMANCE
A chip carrier includes a redistribution structure, wherein the redistribution structure includes: a dielectric layer extending in a horizontal direction; a first electrically conductive layer arranged over the dielectric layer and extending in the horizontal direction; a trench arranged in the dielectric layer and extending in the horizontal direction; and a filling material filling the trench, wherein the filling material is different from the material of the dielectric layer.
Power converter device having coolant flow paths
A power converter device includes first through third semiconductor modules provided for phases of a three-phase inverter circuit, and incorporating upper and lower arms series circuit, and a flow path forming cabinet in a rectangular prism shape having an electric equipment containing space and a coolant flow path formed to surround the electric equipment containing space, the coolant flow path includes a first flow path provided along a first side face of the flow path forming cabinet, a second flow path provided along a second side face contiguous to one side of the first side face and connected to one end of the first flow path, and a third flow path provided along a third side face contiguous to other side of the first side face and connected to other end of the first flow path.
Semiconductor device
An inventive semiconductor device includes: a semiconductor chip including an integrated circuit; a plurality of electrode pads provided on the semiconductor chip and connected to the integrated circuit; a rewiring to which the electrode pads are electrically connected together, the rewiring being exposed on an outermost surface of the semiconductor chip and having an exposed surface area greater than the total area of the electrode pads; and a resin package which seals the semiconductor chip.
Transistor arrangement with semiconductor chips between two substrates
An electronic device comprising a first substrate, a second substrate, a first semiconductor chip comprising a transistor, comprising a first mounting surface bonded to the first substrate and comprising a second mounting surface bonded to the second substrate, and a second semiconductor chip comprising a first mounting surface bonded to the first substrate and comprising a second mounting surface bonded to the second substrate, wherein the first semiconductor chip comprises a via electrically coupling a first transistor terminal at its first mounting surface with a second transistor terminal at its second mounting surface.
Semiconductor device and power converter using the same
To suppress a temperature rise of a chip accompanying a production of large output by a power converter, and to reduce a size of the power converter. A power semiconductor device includes: a first power semiconductor element to configure an upper arm of an inverter circuit; a second power semiconductor element to configure a lower arm of the inverter circuit; a first lead frame to transmit power to the first power semiconductor element; a second lead frame to transmit power to the second power semiconductor element; a first gate lead frame to transmit a control signal to the first power semiconductor element; and a sealing member to seal the first power semiconductor element, the second power semiconductor element, the first lead frame, the second lead frame, and the first gate lead frame. In the power semiconductor device, a through-hole is formed in the sealing member, and a part of the first gate lead frame and a part of the second lead frame are exposed to an inner peripheral surface of the through-hole.
Semiconductor package with conductive clip
A semiconductor package that includes a conductive can, a power semiconductor device electrically and mechanically attached to the inside surface of the can, and an IC semiconductor device copackaged with the power semiconductor device inside the can.
Dual power converter package
A dual power converter package is disclosed. The package includes a leadframe having a first control FET paddle configured to support a drain of a first control FET, and a second control FET paddle configured to support a drain of a second control FET. The leadframe further includes a sync FET paddle configured to support a source of a first sync FET and a source of a second sync FET, and a first plurality of contacts configured to receive control signals for each of the control FETs and each of the sync FETs from a driver integrated circuit (IC) external to the leadframe. The leadframe may additionally include first and second switched nodes, configured for electrical connection to the first control FET and the first sync FET via a first clip, and to the second control FET and the second sync FET via a second clip, respectively.