H01L27/0211

Integrated Circuit
20230049723 · 2023-02-16 ·

This application provides an integrated circuit, including a first MOS transistor. A first effective gate and a second effective gate are disposed in the first MOS transistor, and a first redundant gate is disposed between the first effective gate and the second effective gate. The first effective gate, the second effective gate, and the first redundant gate cover a plurality of fins arranged in parallel. The first effective gate and the second effective gate are connected to a gate terminal of the first MOS transistor. Fins on both sides of the first effective gate and fins on both sides of the second effective gate are respectively connected to a source terminal and a drain terminal of the first MOS transistor. The first redundant gate is connected to a redundant potential or suspended.

Semiconductor die with improved thermal insulation between a power portion and a peripheral portion, method of manufacturing, and package housing the die

A semiconductor die includes a structural body that has a power region and a peripheral region surrounding the power region. At least one power device is positioned in the power region. Trench-insulation means extend in the structural body starting from the front side towards the back side along a first direction, adapted to hinder conduction of heat from the power region towards the peripheral region along a second direction orthogonal to the first direction. The trench-insulation means have an extension, in the second direction, greater than the thickness of the structural body along the first direction.

SELF-COOLING SEMICONDUCTOR RESISTOR AND MANUFACTURING METHOD THEREOF
20220399243 · 2022-12-15 · ·

Self-cooling semiconductor resistor and manufacturing method thereof are provided. The resistor comprises: multiple N-type and P-type wells in a semiconductor substrate, first polysilicon gates on each N-type well, second polysilicon gates on each P-type well, and metal interconnect layers. The multiple N-type and P-type wells are arranged alternately in row and column direction, respectively. N-type and P-type deep doped regions are formed on each N-type and P-type well, respectively. The first and second polysilicon gates are N-type and P-type deep doped respectively, and there is no gate oxide layer between the first and second polysilicon gates and the semiconductor substrate. The metal interconnect layers connect the multiple first and second polysilicon gates as an S-shaped structure. In the present application, the flow direction of heat is from the inside of the resistor to its surface, thereby realizing heat dissipation and cooling.

Power semiconductor device with a temperature sensor

We describe herein a high voltage semiconductor device comprising a power semiconductor device portion (100) and a temperature sensing device portion (185). The temperature sensing device portion comprises: an anode region (140), a cathode region (150), a body region (160) in which the anode region and the cathode region are formed. The temperature sensing device portion also comprises a semiconductor isolation region (165) in which the body region is formed, the semiconductor isolation region having an opposite conductivity type to the body region, the semiconductor isolation region being formed between the power semiconductor device portion and the temperature sensing device portion.

Power distribution network for 3D logic and memory

A semiconductor device includes a transistor stack. The transistor stack has a plurality of transistors that are stacked over a substrate. Each of the plurality of transistors includes a channel region stacked over the substrate and extending in a direction parallel to the substrate, a gate structure stacked over the substrate and surrounding the channel region of each of the plurality of transistors, and source/drain (S/D) regions stacked over the substrate and further positioned at two ends of the channel region of each of the plurality of transistors. The semiconductor device also includes one or more conductive planes formed over the substrate. The one or more conductive planes are positioned adjacent to the transistor stack, span a height of the transistor stack, and are electrically coupled to the transistor stack.

Systems, Devices, and Methods for Dedicated Low Temperature Design and Operation

According to one implementation of the present disclosure, a method includes providing one or more tuning parameters of a transistor device at a first temperature of a range of temperatures below a temperature threshold; and adjusting the one or more tuning parameters until one or more second parameters of the transistor device corresponds to substantially the same value at the first temperature as a second temperature above the temperature threshold.

SEMICONDUCTOR DEVICES
20230164999 · 2023-05-25 ·

A semiconductor device includes gate electrodes on a substrate and a memory channel structure extending through the gate electrodes. The gate electrodes are spaced apart from each other in a vertical direction substantially perpendicular to an upper surface of the substrate. The memory channel structure extends in the vertical direction on the substrate. The memory channel structure includes a first filling pattern extending in the vertical direction, a channel on a sidewall of the first filling pattern, and a charge storage structure on a sidewall of the channel. The first filling pattern includes a material having a thermal conductivity equal to or more than about 100 W/m.Math.K at a temperature of about 25° C.

SEMICONDUCTOR DIE WITH IMPROVED THERMAL INSULATION BETWEEN A POWER PORTION AND A PERIPHERAL PORTION, METHOD OF MANUFACTURING, AND PACKAGE HOUSING THE DIE

A semiconductor die includes a structural body that has a power region and a peripheral region surrounding the power region. At least one power device is positioned in the power region. Trench-insulation means extend in the structural body starting from the front side towards the back side along a first direction, adapted to hinder conduction of heat from the power region towards the peripheral region along a second direction orthogonal to the first direction. The trench-insulation means have an extension, in the second direction, greater than the thickness of the structural body along the first direction.

BACKSIDE HEAT DISSIPATION USING BURIED HEAT RAILS

IC devices including BHRs and TSVs for backside heat dissipation are disclosed. An example IC device includes semiconductor structures. The IC device also includes an electrically conductive layer coupled to the semiconductor structures. The IC device further includes one or more BHRs coupled to the electrically conductive layer. Each BHR is connected to a heat dissipation plate by a TSV buried in a support structure. The heat dissipation plate is at the backside of the support structure. The BHRs, TSVs, and heat dissipation plate can conduct heat generated by the semiconductor structures to the backside of the support structure. The BHRs may also be used as power rails for delivering power to the semiconductor structures. A TSV can be enlarged to have a larger cross-sectional area than the BHR for enhancing the heat dissipation. Also, the heat dissipation plate may exceed a cell boundary for sinking heat more efficiently.

STACKED FILM, ELECTRONIC DEVICE SUBSTRATE, ELECTRONIC DEVICE, AND METHOD OF FABRICATING STACKED FILM
20170345718 · 2017-11-30 · ·

A stacked film is a stacked film including an oxide film, and a metal film provided on the oxide film, in which the oxide film includes a ZrO.sub.2 film of which a main surface is a (001) plane, the metal film includes a Pt film or a Pd film that has a single orientation and of which a main surface is a (001) plane, and a [100] axis of the ZrO.sub.2 film and a [100] axis of the metal film are parallel to an interface between the oxide film and the metal film, and the axes of both are parallel to each other.