H01L29/40

PLANAR GATE SEMICONDUCTOR DEVICE WITH OXYGEN-DOPED SI-LAYERS
20230047420 · 2023-02-16 ·

A semiconductor device includes: a semiconductor substrate having opposing first and second main surfaces; a plurality of transistor cells each including a source region, a drift zone, a body region separating the source region from the drift zone, a field plate trench extending into the drift zone and including a field plate, and a planar gate on the first main surface and configured to control current through a channel of the body region; a drain region at the second main surface; and a diffusion barrier structure including alternating layers of Si and oxygen-doped Si and a Si capping layer on the alternating layers of Si and oxygen-doped Si. The diffusion barrier structure may be interposed between body regions of adjacent transistor cells and/or extend along the channel of each transistor cell and/or vertically extend in the semiconductor substrate between adjacent field plate trenches.

METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE, AND SEMICONDUCTOR DEVICE
20230049320 · 2023-02-16 · ·

Disclosed is a method for manufacturing a semiconductor device. The method includes: forming a gate insulating material layer on a substrate; forming a gate material layer on the gate insulating material layer; and performing an etching process on the gate material layer and the gate insulating material layer to form a gate layer and a gate insulating layer. The gate insulating layer and the gate layer each include a first end and a second end opposite to each other in a direction parallel to a channel length. The first end of the gate insulating layer is recessed inwards by a preset length relative to the first end of the gate layer, and the second end of the gate insulating layer is recessed inwards by the preset length relative to the second end of the gate layer.

LATERAL III/V HETEROSTRUCTURE FIELD EFFECT TRANSISTOR
20230052141 · 2023-02-16 ·

The invention relates to a lateral field effect transistor, in particular a HEMT having a heterostructure, in a III/V semiconductor system with a p-type semiconductor being arranged between an ohmic load contact, in particular a drain contact, and a gate contact of the transistor for an injection of holes into a portion of the transistor channel. Further, a recombination zone implemented by a floating ohmic contact is provided for to improve the device performance.

SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREFOR
20230053045 · 2023-02-16 · ·

The present disclosure provides a semiconductor structure and a manufacturing method therefor. In the semiconductor structure, a semiconductor substrate, a heterojunction and an in-situ insulation layer are disposed from bottom to top, a trench is provided in the in-situ insulation layer, and a transition layer is located on at least an in-situ insulation layer, the p-type semiconductor layer is located in the trench and on the gate region of the transition layer, and the heavily doped n-type layer is located on at least one of the p-type semiconductor layer in the gate region, the source region of the heterojunction, or the drain region of the heterojunction.

SILICON CARBIDE SEMICONDUCTOR DEVICE
20230050319 · 2023-02-16 · ·

In an entire intermediate region between an active region and an edge termination region, a p.sup.+-type region is provided between a p-type base region and a parallel pn layer. The p.sup.+-type region is formed concurrently with and in contact with p.sup.+-type regions for mitigating electric field near bottoms of gate trenches. The p.sup.+-type region has portions that face, respectively, n-type regions and p-type regions of a parallel pn layer in a depth direction Z and at the portions, has protrusions that protrude toward the parallel pn layer. N-type current spreading regions extend in the entire intermediate region from the active region and are between the p.sup.+-type region and the parallel pn layer, positioned between protrusions of the p.sup.+-type region. The impurity concentration of the n-type current spreading regions in the gate region is higher than that of those in other regions. Thus, avalanche capability may be enhanced.

Power Semiconductor Device and Method of Producing a Power Semiconductor Device

A method of producing a power semiconductor device includes: providing a semiconductor body; forming, at the semiconductor body, a polycrystalline semiconductor region; forming, at the polycrystalline semiconductor region, an amorphous sublayer; subjecting the amorphous sublayer to a re-crystallization processing step to form a re-crystallized sublayer; and forming a metal layer at the re-crystallized sublayer.

SEMICONDUCTOR DEVICES AND METHODS OF MANUFACTURE
20230047598 · 2023-02-16 ·

Semiconductor devices and methods of manufacturing the semiconductor devices are described herein. A method includes forming a first etch stop layer from a portion of a gate mask, the gate mask extending between spacers adjacent a gate electrode, the gate electrode overlying a semiconductor fin. The method further includes forming a second etch stop layer adjacent the first etch stop layer, forming an opening through the second etch stop layer, and exposing the first etch stop layer by performing a first etching process. The method further includes extending the opening through the first etch stop layer and exposing the gate electrode by performing a second etching process. Once the gate electrode has been exposed, the method further includes forming a gate contact in the opening.

SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

A semiconductor device and a method of manufacturing the same are provided. The semiconductor device includes a first transistor, a first resistive random access memory (RRAM) resistor, and a second RRAM resistor. The first resistor includes a first resistive material layer, a first electrode shared by the second resistor, and a second electrode. The second resistor includes the first electrode, a second resistive material layer, and a third electrode. The first electrode is electrically coupled to the first transistor.

TRANSISTOR STRUCTURE WITH METAL INTERCONNECTION DIRECTLY CONNECTING GATE AND DRAIN/SOURCE REGIONS

A transistor structure includes a semiconductor substrate, a gate structure, a channel region, and a first conductive region. The semiconductor substrate has a semiconductor surface. The gate structure is above the semiconductor surface, and a first concave is formed to reveal the gate structure. The channel region is under the semiconductor surface. The first conductive region is electrically coupled to the channel region, and a second concave is formed to reveal the first conductive region. A mask pattern in a photolithography process is used to define the first concave, and the mask pattern only defines one dimension length of the first concave.

SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME

A semiconductor device includes a semiconductor film and a gate structure on the semiconductor film. The gate structure includes a multi-stepped gate dielectric on the semiconductor film and a gate electrode on the multi-stepped gate dielectric. The multi-stepped gate dielectric includes a first gate dielectric segment having a first thickness and a second gate dielectric segment having a second thickness that is less than the first thickness.