H01L2924/165

Multilayered transient liquid phase bonding
11546998 · 2023-01-03 · ·

A bonding structure includes a first layer of first alloy component disposed on a substrate and a first layer of a second alloy component disposed on the first alloy component. The second alloy component has a lower melting temperature than the first alloy component. A second layer of the first alloy component is disposed on the first layer of the second alloy component and a second layer of the second alloy component is disposed on the second layer of the first alloy component.

CLIP STRUCTURE FOR SEMICONDUCTOR PACKAGE AND SEMICONDUCTOR PACKAGE INCLUDING THE SAME
20220399300 · 2022-12-15 · ·

Provided is a clip structure for a semiconductor package comprising: a first bonding unit bonded to a terminal part of an upper surface or a lower surface of a semiconductor device by using a conductive adhesive interposed therebetween, a main connecting unit which is extended and bent from the first bonding unit, a second bonding unit having an upper surface higher than the upper surface of the first bonding unit, an elastic unit elastically connected between the main connecting unit and one end of the second bonding unit, and a supporting unit bent and extended from the other end of the second bonding unit toward the main connecting unit, wherein the supporting unit is formed to incline at an angle of 1° through 179° from an extended surface of the main connecting unit and has an elastic structure so that push-stress applying to the semiconductor device while molding may be dispersed.

SEMICONDUCTOR PACKAGE ALIGNING INTERPOSER AND SUBSTRATE

A semiconductor package may include; a first substrate, a first semiconductor chip disposed on the first substrate, an interposer disposed on the first semiconductor chip, a connecter spaced apart from the first semiconductor chip in a first horizontal direction and extending between the first substrate and the interposer, wherein the connecter directly electrically connects the first substrate and the interposer, a capacitor disposed between the connecter and the first semiconductor chip, and a guide pattern including a first guide portion and an opposing second guide portion spaced apart in the first horizontal direction, wherein the first guide portion is disposed between the connecter and the capacitor, the second guide portion is disposed between the capacitor and the first semiconductor chip, and at least part of the capacitor is inserted between the first guide portion and the second guide portion.

Ceramic Encapsulating Casing and Mounting Structure Thereof
20220320023 · 2022-10-06 ·

A ceramic encapsulating casing and a mounting structure thereof are provided. The ceramic encapsulating casing includes a ceramic substrate, a ceramic insulator, a cover plate and a pad structure. The ceramic substrate is provided with a cavity with an upward opening. The ceramic insulator is disposed on the ceramic substrate and provided with a radio frequency transmission structure. The pad structure is arranged on a bottom surface of the ceramic substrate. and includes a plurality of second pads that are arranged for transmitting signals and arranged in an array manner. A plurality of solder balls are attached to the plurality of second pads in one-to-one correspondence.

SEMICONDUCTOR PACKAGE, SEMICONDUCTOR DEVICE, SEMICONDUCTOR PACKAGE-MOUNTED APPARATUS, AND SEMICONDUCTOR DEVICE-MOUNTED APPARATUS

A semiconductor package includes a module substrate having opposite top and bottom surfaces, a semiconductor chip provided with bumps and mounted on the top surface of the module substrate via the bumps, and a metal member having a top portion disposed at a level higher than the semiconductor chip with reference to the top surface of the module substrate and including the semiconductor chip in plan view and a side portion extending from the top portion toward the module substrate. The module substrate includes a first metal film disposed on or in at least one of the bottom surface and an internal layer of the module substrate. The first metal film is electrically connected to the bumps and reaches a side surface of the module substrate. The side portion is thermally coupled to the first metal film at the side surface of the module substrate.

Semiconductor chip metal alloy thermal interface material

Various apparatus and methods are disclosed. In one aspect, a method of manufacturing a thermal interface material on a semiconductor chip is provided. The method includes placing a preform of a combination of a first metal and a second metal on one of the semiconductor chip or a lid. The preform is liquid phase sintered to cause the combination to evolve to an equilibrium composition and bond to the semiconductor chip.

Semiconductor chip metal alloy thermal interface material

Various apparatus and methods are disclosed. In one aspect, a method of manufacturing a thermal interface material on a semiconductor chip is provided. The method includes placing a preform of a combination of a first metal and a second metal on one of the semiconductor chip or a lid. The preform is liquid phase sintered to cause the combination to evolve to an equilibrium composition and bond to the semiconductor chip.

RF SHIELD WITH SELECTIVELY INTEGRATED SOLDER

A shield for shielding a portion of an electronic component from undesirable emissions from neighboring components. The shield comprises a metal body configured to be attached to a substrate, and solder selectively applied to a lower portion of the metal body in manner that allows for both location and volume of the solder to be controlled. A bond is created between the solder and the metal body. The bond may be a metallurgical bond created by proximity of the solder to the at least one leg and sufficient heat and time to bring the solder to a melting temperature of the solder; or a diffusion bond created by heat and pressure. A method of attaching the shield to the substrate is also described.

THERMALLY ENHANCED SEMICONDUCTOR ASSEMBLY WITH THREE DIMENSIONAL INTEGRATION AND METHOD OF MAKING THE SAME
20170243803 · 2017-08-24 ·

A thermally enhanced semiconductor assembly with three dimensional integration includes a semiconductor chip electrically coupled to a wiring board by bonding wires. A heat spreader that provides an enhanced thermal characteristic for the semiconductor chip is disposed in a through opening of a wiring structure. Another wiring structure disposed on the heat spreader not only provides mechanical support, but also allows heat spreading and electrical grounding for the heat spreader by metallized vias. The bonding wires provide electrical connections between the semiconductor chip and the wiring board for interconnecting the semiconductor chip to terminal pads provided in the wiring board.

Microelectronic wireless transmission device

A microelectronic wireless transmission device including: a substrate able to be traversed by radio waves intended to be emitted by the device, an antenna, an electrical power supply, an integrated circuit, electrically connected to the antenna and to the electrical power supply, and able to transmit to the antenna electrical signals intended to be emitted by the antenna in the form of the said radio waves, a cap rigidly connected to the substrate and forming, with the substrate, at least one cavity in which the antenna and the integrated circuit are positioned, where the cap comprises an electrically conductive material connected electrically to an electrical potential of the electrical power supply and/or of the integrated circuit, and able to form a reflector with regard to the radio waves intended to be emitted by the antenna.