Patent classifications
H03F1/308
PUSH-PULL RADIO FREQUENCY POWER AMPLIFIER AND METHOD FOR CONTROLLING CIRCUIT
A push-pull radio frequency power amplifier includes a coupling feedback circuit, a drive stage circuit and a power output stage circuit, in which the coupling feedback circuit is connected with the drive stage circuit and/or the power output stage circuit; the coupling feedback circuit is configured to generate an alternating voltage at an input end of a first transistor and/or an input end of a push-pull transistor; when the alternating voltage and a voltage at the input end are in a same direction, a positive feedback of an input signal at the input end is achieved; and the first transistor represents a transistor in the drive stage circuit and the push-pull transistor represents a second transistor and a third transistor that form a push-pull structure in the power output stage circuit.
Amplifier with a controllable pull-down capability for a memory device
Methods, systems, and devices for operating an amplifier with a controllable pull-down capability are described. A memory device may include a memory array and a power circuit that generates an internal signal for components in the memory array. The power circuit may include an amplifier and a power transistor that is coupled with the amplifier. A pull-down capability of the amplifier may be controllable using an external signal that is based on a difference between a reference signal and the internal signal. The power circuit may also include a comparator that is coupled with the amplifier and configured to compare the reference signal and the internal signal. Components of the comparator may be integrated with components of the amplifier, may share a bias circuit, and may use nodes within the amplifier to control the comparator. A signal output by the comparator may control the pull-down capability of the amplifier.
Bias techniques for amplifiers with mixed polarity transistor stacks
Various methods and circuital arrangements for biasing gates of stacked transistor amplifier that includes two series connected transistor stacks of different polarities are presented, where the amplifier is configured to operate according to different modes of operation. Such circuital arrangements operate in a closed loop with a feedback error voltage that is based on a sensed voltage at a common node of the two series connected transistor stacks. According to one aspect, gate biasing voltages to input transistors of each of the two series connected stacks are adjusted by respective current mirrors that are controlled based on the feedback error voltage. According to another aspect, other gate biasing voltages are generated by maintaining a fixed gate biasing voltage between any two consecutive gate basing voltages.
Apparatus for radio-frequency amplifier with improved performance and associated methods
An apparatus includes a radio-frequency (RF) circuit, which includes a power amplifier coupled to receive an RF input signal and to provide an RF output signal in response to a modified bias signal. The RF circuit further includes a bias path circuit coupled to modify a bias signal as a function of a characteristic of an input signal to generate the modified bias signal. The bias path circuit provides the modified bias signal to the power amplifier.
HIGH LINEARITY INDUCTORLESS LNA
An inductor-less low noise amplifier (LNA) with high linearity is disclosed. The low noise amplifier includes: an input signal stage receiving an input signal; a first amplifier configured to receive the input signal, generate a first amplification signal by amplifying the received input signal, and output the generated first amplification signal, as a first output signal, to a first output terminal; a second amplifier configured to receive the input signal, generate a second amplification signal by amplifying the received input signal, and output the generated second amplification signal, as a second output signal, to a second output terminal; an output signal stage outputting a superimposition signal obtained by superimposing the first output signal and the second output signal; a first resistor feeding back the superimposition signal to the input signal stage; and a switch connecting/disconnecting between the input signal stage and the output signal stage.
MULTI-BIAS MODE CURRENT CONVEYOR, CONFIGURING A MULTI-BIAS MODE CURRENT CONVEYOR, TOUCH SENSING SYSTEMS INCLUDING A MULTI-BIAS MODE CURRENT CONVEYOR, AND RELATED SYSTEMS, METHODS AND DEVICES
One or more embodiments relate to a multi-bias mode current conveyor. Such a current conveyor may include an input terminal, a reference terminal, an output terminal, a first and second cascoded current mirrors, and a biasing circuit. The first cascoded current mirror and a second cascoded current mirror may be arranged as a current conveyor that is configured to provide an output current that a mirror of an input current. The biasing circuit may be configured to provide a bias voltage selectively exhibiting a first voltage level or a second voltage level. The bias voltage may be provided at least partially responsive to a state of the input current. The biasing circuit may be arranged to apply the bias voltage to at least one of the first cascoded current mirror or the second cascoded current mirror.
Operation amplification circuit and over-current protection method therefor
Disclosed is an operation amplification circuit and an over-current protection method therefor. The operation amplification circuit comprises: a control unit, configured to generate an output control signal according to an input signal and an output signal; an output unit, configured to generate an output current under control of the output control signal, wherein the output unit comprises an output capacitor which is charged or discharged by the output current to generate the output signal; an over-current protection unit, obtaining a temperature control current according to an operating temperature of the operation amplification circuit, wherein when the operating temperature is greater than or equal to a predetermined temperature, the temperature control current is positively correlated with the operating temperature, and the over-current protection unit adjusts the output control signal according to the temperature control current to limit the output current.
System and method of improving blocking immunity of radio frequency transceiver front end
A power amplifier for a radio frequency transceiver including a driver, a disable circuit, and a bias circuit. The driver includes a source node for receiving a drive voltage when enabled and includes an output node that is susceptible to strong blocker signals when disabled. The bias circuit includes first and second bias nodes for driving the voltage level of the source and output nodes, respectively, to suitable bias voltage levels to minimize impact of blocker signals. The disable circuit includes switch circuits to couple the driver to the bias circuit in the disable mode. The bias circuit may include at least one voltage source. The bias circuit may be coupled to a supply voltage and may include a voltage divider coupled between the source and output nodes. The bias circuit may include a source-follower circuit to isolate the bias voltages from variations of the supply voltage.
Apparatus for Radio-Frequency Amplifier with Improved Performance and Associated Methods
An apparatus includes a radio-frequency (RF) circuit, which includes a power amplifier coupled to receive an RF input signal and to provide an RF output signal in response to a modified bias signal. The RF circuit further includes a bias path circuit coupled to modify a bias signal as a function of a characteristic of an input signal to generate the modified bias signal. The bias path circuit provides the modified bias signal to the power amplifier.
AMPLIFIER WITH A CONTROLLABLE PULL-DOWN CAPABILITY FOR A MEMORY DEVICE
Methods, systems, and devices for operating an amplifier with a controllable pull-down capability are described. A memory device may include a memory array and a power circuit that generates an internal signal for components in the memory array. The power circuit may include an amplifier and a power transistor that is coupled with the amplifier. A pull-down capability of the amplifier may be controllable using an external signal that is based on a difference between a reference signal and the internal signal. The power circuit may also include a comparator that is coupled with the amplifier and configured to compare the reference signal and the internal signal. Components of the comparator may be integrated with components of the amplifier, may share a bias circuit, and may use nodes within the amplifier to control the comparator. A signal output by the comparator may control the pull-down capability of the amplifier.