Patent classifications
H03F2200/264
Window Function Processing Module
The present application provides a window function processing module including an integrating circuit, configured to receive an integrating input signal, the integrating circuit comprising an operational amplifier; an integrating capacitor, coupled to an output terminal and a first input terminal of the operational amplifier; and an adjustable impedance module, coupled between the first input terminal of the operational amplifier and an integrating input terminal of the integrating circuit, wherein the adjustable impedance module is controlled by at least one control signal to adjust an impedance value of the adjustable impedance module; and a control unit, coupled to the integrating circuit, configured to generate the at least one control signal according to a window function, to adjust the integration gain of the integrating circuit, such that the integrating output signal is related to an operation result of the integrating input signal and the window function.
AN AMPLIFIER CIRCUIT TO ENABLE ACCURATE MEASUREMENT OF SMALL ELECTRICAL SIGNALS
An amplifier circuit includes a resistor divider (R.sub.REF) comprising n resistive elements, two main nodes defined at each end thereof, two readout nodes (d.sub.1, d.sub.2), resistor nodes (q) defined between adjacent resistive elements, and an input current source (I.sub.REF) connected or connectable to the first main node (a). The resistor divider (R.sub.REF) comprises two arrays of addressable switch elements controllable by a feedback signal (s.sub.FB) to be open or closed. The amplifier circuit includes a differential pair of transistors (T.sub.1, T.sub.2), wherein source terminals of each of the transistors (T.sub.1, T.sub.2) are connected to the second node (b), gate terminals of the transistors (T.sub.1, T.sub.2) are connected to input signals (v.sub.1, v.sub.2), drain terminals of the transistors (T.sub.1, T.sub.2) are connected to current sources (I.sub.1, I.sub.2), and bulk terminals of the transistors (T.sub.1, T.sub.2) are connected to the readout nodes (d.sub.1, d.sub.2). The amplifier circuit functions as a difference amplifier, wherein the bulk terminals affect a threshold of the respective transistors (T.sub.1, T.sub.2) so as to add or subtract a differential signal derived from the readout nodes (d.sub.1, d.sub.2) of the resistor divider (R.sub.REF) determined by the feedback signal (s.sub.FB).
AMPLIFIER FOR A RADIO FREQUENCY RECEIVER
In an embodiment an amplifier includes a first MOS transistor having a drain connected to an output of the amplifier and a source coupled to a first node configured to receive a first power supply potential, a first capacitive element connected between an input of the amplifier and a gate of the first MOS transistor, a first current source connecting the drain of the first MOS transistor to a second node configured to receive a second power supply potential and a resistive element and a second capacitive element connected in parallel between the gate and the drain of the first MOS transistor, the resistive element including a switched capacitor.
Low-noise, high-accuracy single-ended input stage for continuous-time sigma delta (CTSD) analog-to-digital converter (ADC)
Systems, devices, and methods related to low-noise, high-accuracy single-ended continuous-time sigma-delta (CTSD) analog-to-digital converter (ADC) are provided. An example single-ended CTSD ADC includes a pair of input nodes to receive a single-ended input signal and input circuitry. The input circuitry includes a pair of switches, each coupled to one of the pair of input nodes; and an amplifier to provide a common mode signal at a pair of first nodes, each before one of the pair of switches. The single-ended CTSD ADC further includes digital-to-analog converter (DAC) circuitry; and integrator circuitry coupled to the input circuitry and the DAC circuitry via a pair of second nodes.
READ-OUT CIRCUIT FOR A CAPACITIVE SENSOR
A read-out circuit includes an operational amplifier configured to receive an input voltage through a positive input terminal; a feedback capacitor connected between an output terminal of the operational amplifier and a negative input terminal of the operational amplifier; a sensor charging and discharging circuit configured to charge or discharge a sensor during a first time; a switching circuit connecting the sensor and the operational amplifier during a second time after the sensor is charged or discharged; and a duty control circuit configured to determine a duty ratio of the first time and the second time according to a capacitance of the sensor.
Slewing mitigation apparatus for switched capacitor circuit
A slewing mitigation technique is presented where just the right amount of charge is provided at the switching instant to a switch capacitor circuit so that operational transconductance amplifier (OTA) does not need to provide high peak current. This eliminates slewing altogether and allows using OTAs with less static current for the same settling accuracy.
ADDING CIRCUIT FOR MULTI-CHANNEL SIGNALS AND IMPLEMENTATION METHOD OF ADDING CIRCUIT FOR MULTI-CHANNEL SIGNALS
An adding circuit for multi-channel signals and an implementation method thereof are disclosed. The adding circuit for multi-channel signals includes an operational amplifier, a plurality of charge and discharge circuits, a charge transfer circuit, a switch sequence and a control circuit. In this disclosure, the duty cycle of each charge and discharge circuit and the charge transfer circuit can be programmed and preset according to the actual needs, which is not only suitable for the static voltage adding circuit, but also suitable for the dynamic voltage adding circuit. When there are multi-channel signals, the output interference caused by individual signals can be prevented. The area of the adding circuit can be greatly reduced. The adding circuit can be IP-based, controlled by programing and presetting a variety of combined adding algorithms, so the chip cost can be saved and a wide applicability in detection and monitoring can be provided.
READ-OUT CIRCUIT FOR A CAPACITIVE SENSOR
A read-out circuit includes an operational amplifier configured to receive input voltage via a positive input terminal; a feedback capacitor connected between an output terminal of the operational amplifier and a negative input terminal of the operational amplifier; a sensor charging/discharging circuit configured to charge or to discharge a sensor capacitor included in a sensor during a first time; and a switching circuit configured to connect the sensor capacitor and the operational amplifier during a second time after the sensor capacitor is charged or discharged.
A PREAMPLIFIER CIRCUIT
In accordance with an example embodiment, a preamplifier circuit is provided, the preamplifier circuit comprising an amplifier arranged in a first current path between an input node and an output node of the preamplifier circuit; a feedback capacitor arranged in a second current path between said input node and said output node; a feedback circuit having an adjustable transfer function arranged in a third current path between said input node and said output node; a reset switch arranged in said third current path to enable selectively coupling the output of the feedback circuit to the input of the amplifier and decoupling the output of the feedback circuit from the input of the amplifier; and a loop controller arranged to selectively, in dependence of a voltage in the preamplifier circuit, one of open the reset switch to set the preamplifier circuit in a normal operating mode and close the reset switch to set the preamplifier circuit in a reset mode, wherein the loop controller is arranged to adjust the transfer function of the feedback circuit at least in part in dependence of the current operating mode of the preamplifier circuit.
RECEPTION CIRCUIT FOR OPTICAL COMMUNICATION
A reception circuit includes an input terminal configured to receive an input current; a voltage signal circuit being configured to convert a current signal into a voltage signal; a reference voltage circuit configured to generate a reference voltage in accordance with a first feedback current; a differential amplifier circuit configured to generate a differential signal in accordance with a voltage difference between the voltage signal and the reference voltage; and an offset control circuit configured to generate the first feedback current and a second feedback current, adjust the first feedback current when the voltage signal has an average voltage value greater than the reference voltage, and subtract the second feedback current from the input current such that the offset of the differential signal falls within the tolerance when the voltage signal has an average voltage value smaller than the reference voltage.