Patent classifications
H03F2200/552
SLEW RATE ADJUSTING CIRCUIT FOR ADJUSTING SLEW RATE, BUFFER CIRCUIT INCLUDING SAME, AND SLEW RATE ADJUSTING METHOD
A slew rate adjusting circuit includes an adjustment transistor configured to provide an adjustment current into an output port of an arithmetic amplifier, a first transistor connected between a power line of the arithmetic amplifier and the adjustment transistor, and a second transistor connected between the first transistor and an output node of the output port, wherein the adjustment transistor is turned on by the second transistor in response to a difference between an input voltage and an output voltage being equal to or greater than a reference voltage, and the adjustment current is provided to the output port in response to the adjustment transistor being turned on.
High power radio frequency amplifier architecture
A solid-state amplifier architecture is disclosed. In some embodiments, the disclosed architecture may include first and second channel chipsets configured to amplify either the entire instantaneous frequency band of a radio frequency (RF) input signal or, respectively, sub-bands thereof, which may be divided proportionally between the two chipsets. In some cases, the chipsets may be configured to amplify frequencies in excess of the entire K-band and K.sub.a-band frequencies simultaneously. In some cases, the architecture may be configured to address a signal received, for instance, from an electronic warfare (EW) system to a log amplifier stage configured to output a signal to the EW system, in response to which the EW system may generate a RF signal for amplification by the architecture for transmission. To facilitate heat dissipation, the architecture may be coupled, in part or in whole, with a thermally conductive carrier, optionally with an intervening diamond heat spreader layer.
Slew rate adjusting circuit for adjusting slew rate, buffer circuit including same, and slew rate adjusting method
A slew rate adjusting circuit includes an adjustment transistor configured to provide an adjustment current into an output port of an arithmetic amplifier, a first transistor connected between a power line of the arithmetic amplifier and the adjustment transistor, and a second transistor connected between the first transistor and an output node of the output port, wherein the adjustment transistor is turned on by the second transistor in response to a difference between an input voltage and an output voltage being equal to or greater than a reference voltage, and the adjustment current is provided to the output port in response to the adjustment transistor being turned on.
Integrated multiple-path power amplifier
A multiple-path amplifier (e.g., a Doherty amplifier) includes a first transistor (e.g., a main amplifier FET), a second transistor (e.g., a peaking amplifier FET), a combining node, and a shunt-inductance circuit. The first and second amplifiers and the combining node structure are integrally-formed with a semiconductor die, and the shunt-inductance circuit is integrated with the die. Outputs of the first and second transistors are electrically coupled to the combining node structure. The shunt-inductance circuit is electrically coupled between the combining node structure and a ground reference node. The shunt-inductance circuit includes a shunt inductance (e.g., including wirebond(s) and/or spiral inductor(s)) that is integrated with the semiconductor die. The multiple-path amplifier also may include an integrated phase shifter/impedance inverter coupled between the outputs of the first and second transistors, and which is configured to impart a 90-degree phase delay between intrinsic drains of the first and second transistors.
INTEGRATED MULTIPLE-PATH POWER AMPLIFIER
A multiple-path amplifier (e.g., a Doherty amplifier) includes a first transistor (e.g., a main amplifier FET), a second transistor (e.g., a peaking amplifier FET), a combining node, and a shunt-inductance circuit. The first and second amplifiers and the combining node structure are integrally-formed with a semiconductor die, and the shunt-inductance circuit is integrated with the die. Outputs of the first and second transistors are electrically coupled to the combining node structure. The shunt-inductance circuit is electrically coupled between the combining node structure and a ground reference node. The shunt-inductance circuit includes a shunt inductance (e.g., including wirebond(s) and/or spiral inductor(s)) that is integrated with the semiconductor die. The multiple-path amplifier also may include an integrated phase shifter/impedance inverter coupled between the outputs of the first and second transistors, and which is configured to impart a 90-degree phase delay between intrinsic drains of the first and second transistors.
SLEW RATE ADJUSTING CIRCUIT FOR ADJUSTING SLEW RATE, BUFFER CIRCUIT INCLUDING SAME, AND SLEW RATE ADJUSTING METHOD
A slew rate adjusting circuit includes an adjustment transistor configured to provide an adjustment current into an output port of an arithmetic amplifier, a first transistor connected between a power line of the arithmetic amplifier and the adjustment transistor, and a second transistor connected between the first transistor and an output node of the output port, wherein the adjustment transistor is turned on by the second transistor in response to a difference between an input voltage and an output voltage being equal to or greater than a reference voltage, and the adjustment current is provided to the output port in response to the adjustment transistor being turned on.
POWER AMPLIFICATION DEVICE AND TELEVISION SIGNAL TRANSMISSION SYSTEM
A power amplification device capable of detaching an element relating to the power amplification of an RF signal from an element relating to the combining of RF signals. The amplifying unit is provided with a plurality of groups of amplifier circuits that amplifies the power of a RF signal and the plurality of groups of amplifier circuits each includes a predetermined number of the amplifier circuits. A combining unit includes a first combiner and a second combiner. The first combiner is provided in association with the group of the amplifier circuits, combines RF signals output from the amplifier circuits belonging to the corresponding group, and outputs the RF signal after combining. The second combiner combines the RF signals output from each first combiner and outputs the RF signal after combining. The amplifying unit is attachable to and detachable from the combining unit.
Single chip for generating multiple differential signals and loop-through signals according to a single-ended RF signal
A single chip for generating multiple differential signals and loop-through signals according to a single-ended RF signal inputted to the single chip, wherein delays between different channels of the multiple differential signals and loop-through signals can be minimized for supporting picture-in-picture applications; in addition, the single chip can integrate a power detector and an AGC circuit for controlling the gain of an LNA inside the single chip, and the gain of the LNA can be outputted from the single chip for different usages.
Power amplification device and television signal transmission system
A power amplification device comprises an amplifying unit and a combining unit. The amplifying unit is provided with a plurality of groups of amplifier circuits that amplifies the power of a radio frequency signal. The plurality of groups of amplifier circuits each includes a predetermined number of the amplifier circuits. The combining unit includes a plurality of combiners. The amplifying unit is housed by a first housing and the combining unit is housed by a second housing which is separate from the first housing. The amplifying unit is configured to be attachable to and detachable from the combining unit. The amplifying unit is configurable by one or more control voltages to perform amplification in classes AB, B and/or C. The amplification in classes AB, B, and/or C is compatible with a type of the combiner.
Broadband power transistor devices and amplifiers with input-side harmonic termination circuits and methods of manufacture
Embodiments of RF amplifiers and packaged RF amplifier devices each include a transistor with a drain-source capacitance that is relatively low, an input impedance matching circuit, and an input-side harmonic termination circuit. The input impedance matching circuit includes a harmonic termination circuit, which in turn includes a first inductance (a first plurality of bondwires) and a first capacitance coupled in series between the transistor output and a ground reference node. The input impedance matching circuit also includes a second inductance (a second plurality of bondwires), a third inductance (a third plurality of bondwires), and a second capacitance coupled in a T-match configuration between the input lead and the transistor input. The first and second capacitances may be metal-insulator-metal capacitors in an integrated passive device.