Patent classifications
H03F2203/45394
RADIO FREQUENCY PHASE SHIFTER WITH VARIABLE INPUT CAPACITANCE
Aspects of the disclosure relate to a radio frequency phase shifter. An example includes an amplification stage to produce an amplified voltage, the amplification stage having a first amplifier with a first input coupled to a first output of a hybrid coupler and a second amplifier with a complementary second input coupled to a complementary second output of the hybrid coupler. A vector modulation stage coupled to the amplification stage receives the amplified voltage and produces a modulated vector, the vector modulation stage has an in-phase section and a quadrature section to control the phase of the modulated vector in response to a phase control signal. A varactor coupled across the first input and the second input of the amplification stage adjusts the capacitance between the first input and the second input in response to a capacitance control signal.
RADIO FREQUENCY SYSTEM SWITCHING POWER AMPLIFIER SYSTEMS AND METHODS
Systems and method for improving operation of a radio frequency system are provided. One embodiment includes a switching power amplifier that outputs an amplified analog electrical signal based on an input electrical signal and voltage of an envelope voltage supply rail. The switching power amplifier includes a first transistor with a gate that receives the input electrical signal, a source electrically coupled to the envelope voltage supply rail, and a drain electrically coupled to an output of the switching power amplifier; a second transistor with a gate that receives the input electrical signal, a source electrically coupled to ground, and a drain electrically coupled to the output; and a third transistor with a gate that receives the input electrical signal, a drain electrically coupled to the envelope voltage supply rail, and a source electrically coupled to an output of another switching power amplifier.
Electronic circuit, solid-state image sensor, and method of controlling electronic circuit
To suppress voltage variations due to transistor switching noise in a solid-state image sensor including a transistor that initializes a differentiating circuit. A capacitance supplies a charge corresponding to an amount of variation in a predetermined pixel voltage to a predetermined input terminal. A voltage output unit outputs, as an output voltage, a voltage corresponding to an input voltage at the input terminal from a predetermined output terminal. A reset transistor supplies one of a positive charge or a negative charge during a predetermined period to control the output voltage to an initial value in a case where initialization is instructed. A charge supply unit supplies the other of the positive charge or the negative charge when the predetermined period elapses.
AMPLIFIER CIRCUIT WITH A CURRENT SOURCE
Amplifier circuits, radio communication circuits, radio communication devices, and methods provided in this disclosure. The amplifier circuit may include an amplifier configured to amplify an input signal to provide an output signal. The output signal of the amplifier may include a direct current (DC) signal. The amplifier circuit may further include a current source coupled to the amplifier. The current source may be configured to receive an electrical supply. The current source may further be configured to divide the direct current (DC) signal of the output signal based on the electrical supply.
Low noise amplifiers with low noise figure
Low noise amplifiers (LNAs) with low noise figure are provided. In certain embodiments, an LNA includes a single-ended LNA stage including an input for receiving a single-ended input signal from an antenna and an output for providing a single-ended amplified signal, a balun for converting the single-ended amplified signal to a differential signal, and a variable gain differential amplification stage for amplifying the differential signal from the balun. Implementing the LNA in this manner provides low noise figure, high gain, flexibility in controlling gain, and less sensitivity to ground/supply impedance.
RF AMPLIFIER WITH A CASCODE DEVICE
An RF amplifier comprises a first ‘transconductance’ transistor (N.sub.CS) arranged to receive an RF input voltage (RFIN) at its gate terminal. A second ‘cascode’ transistor (N.sub.CG) has its source terminal connected to the drain terminal of the first transistor (N.sub.CS) at a node (MID). A feedback circuit portion is configured to measure a node voltage at the node (MID), to determine an average of the node voltage, to compare said average node voltage to a predetermined reference voltage (V.sub.BCG), and to generate a control voltage (CGGATE) dependent on the difference between the average node voltage and the predetermined reference voltage (V.sub.BCG). The feedback circuit portion applies the control voltage (CGGATE) to the gate terminal of the second transistor (N.sub.CG).
LOW NOISE AMPLIFIERS WITH GAIN STEPS PROVIDED BY BYPASS STAGE AND CURRENT STEERING
Low noise amplifiers (LNAs) are disclosed herein. In certain embodiments, an LNA includes an input balun configured to convert a single-ended radio frequency (RF) receive signal to a differential RF receive signal, an amplifier chain configured to amplify the differential RF receive signal to generate a differential amplified RF receive signal, and an output balun configured to convert the differential amplified RF receive signal into a single-ended amplified RF receive signal. The LNA's amplifier chain is operable in multiple gain modes, and includes a first differential amplification stage, a second differential amplification stage, and a third differential amplification stage.
Power amplifiers testing system and related testing method
A testing system includes: a signal generator arranged to generate a testing signal; a dividing circuit coupled to the signal generator for providing a plurality of input signals according to the testing signal; and a plurality of power-amplifier chips coupled to the dividing circuit for being tested by generating a plurality of output signals for a predetermined testing time according to the plurality of input signals respectively.
Dynamic amplifier
A dynamic amplifier includes an amplifier configured to differentially amplify first and second input signals to generate first and second output signals, a bias circuit, and a variable impedance circuit. The bias circuit is connected between a first power node configured to supply a first source voltage and the amplifier, and configured to apply bias to the amplifier. The variable impedance circuit is connected between the amplifier and a second power node configured to supply a second source voltage that is lower than the first source voltage. The variable impedance circuit is configured to adjust amplification gain of the amplifier, by adjusting impedance based on a magnitude of one among the first and second input signals and the first and second output signals.
Driver circuitry
This application relates to driver circuitry (200) for receiving a digital input signal (D) and outputting, at first and second output nodes (203p, 203n), first and second analogue driving signals respectively for driving a transducer (101), e.g. loudspeaker, in a bridge-tied-load configuration. The driver circuitry may particularly be suitable for driving low-impedance transducers. The driver circuitry has first and second digital-to-analogue converters (201p, 201n) configured to receive the digital input signal and the outputs of the first and second digital-to-analogue converters are coupled to the first and second output nodes respectively. A differential-output amplifier circuit (202) has outputs connected to the first and second output nodes and is configured to regulate the outputs of the digital-to-analogue converters at output nodes to provide the analogue driving signals.