H03F2203/45536

Detection device, sensor, electronic apparatus, and moving object
09813037 · 2017-11-07 · ·

A detection device includes a driving circuit which drives a vibrator, and a detection circuit which detects a desired signal. The driving circuit includes a current-voltage conversion circuit which receives a feedback signal, and performs a current-voltage conversion, a drive signal output circuit which amplifies an input voltage signal after being subjected to the current-voltage conversion, and outputs a drive signal of a sine wave, and a gain control circuit which controls a gain of amplification of the drive signal in the drive signal output circuit. When a resistance for a current-voltage conversion is set to RI, the gain of the amplification of the drive signal in the drive signal output circuit is set to K, and an equivalent series resistance in a fundamental wave mode of the vibrator is set to R, the gain control circuit performs a gain control such that K×RI=R is satisfied.

Amplifier and radiation detector

In a preamplifier (amplifier) for the radiation detector, an interconnection layer connected to the bonding pad forms one electrode of a feedback capacitor. Since there is no wiring for connecting the bonding pad and capacitor, a parasitic capacitance caused by the wiring will not be generated. Moreover, the capacitor is arranged below the bonding pad with a conductive layer serving as the other electrode, so that the feedback capacitance of the capacitor is included in the parasitic capacitance between the interconnection layer and the substrate. Compared to the conventional case, an amount of capacitance corresponding to the parasitic capacitance caused by wiring and the feedback capacitance for the capacitor is reduced from the input capacitance. Thus, the input capacitance for the amplifying circuit is reduced.

Shunt resistor averaging techniques

Techniques for improving current sensing via a shunt resistance are provided. In an example, an apparatus for sensing current can include a substrate, and a plurality of metal layers stacked on the substrate and separated from the substrate and from each other by an insulation material. In certain examples, a first one or more metal layers can form a sense resistance configured to pass current between a source and a load, and a second one or more metal layers can form one or more gain resistances coupled to the sense resistance and configured to couple to a current sense amplifier. In some example, a metal layer can include portions of both the sense resistance and the gain resistance to compensate for environmental anomalies, material anomalies or manufacturing anomalies.

ANALOG CIRCUIT DIFFERENTIAL PAIR ELEMENT MISMATCH DETECTION USING SPECTRAL SEPARATION
20220190789 · 2022-06-16 ·

A method for use in an analog circuit having a plurality of differential pairs of elements, wherein for each pair of the plurality of differential pairs of elements, the elements of the pair are designed to match but may have mismatch that induces error. The method includes, for each pair of at least two pairs of the plurality of differential pairs of elements: spectrally separating the mismatch-induced error of the pair from mismatch-induced error of a remainder of the plurality of differential pairs of elements, monitoring, by an analog-to-digital converter (ADC), an output of the analog circuit, and analyzing the monitored output to measure the mismatch-induced error of the pair.

CIRCUIT ELEMENT PAIR MATCHING METHOD AND CIRCUIT

A method for matching a pair of composite circuit elements (CEs) included in a circuit includes fabricating N CEs (e.g., resistors, transistors, current sources, capacitors) designed to match and switches configurable, according to M different combinations, to connect N/2 of the N CEs to form a first composite CE and to connect a remaining N/2 of the N CEs to form a second composite CE. Sequentially in time, for each combination of the M combinations, the switches are configured to form the first and second composite CEs according to the combination and a characteristic of the circuit is measured that includes the formed first and second composite CEs. The characteristic indicates how well the formed composite CEs match. A final combination of the M combinations is chosen whose measured characteristic indicates a best match and the final combination is used to configure the switches to form the composite CEs.

Amplifier

The use of a capacitor (22) to serve as the principal impedance in a negative feed-back loop in a voltage amplifier component (21) of a trans-impedance amplifier and actively controlling the amount of charge accumulated within the capacitor appropriately to improve the responsiveness and/or dynamic range of the amplifier. A switch (25) is electrically coupled to the inverting input terminal of the voltage amplifier and electrically isolated from the output terminal (23) of the voltage amplifier. The output voltage of the amplifier is proportional to the accumulation of charge, and the switch is operable to ‘reset’ the charge/voltage on the feedback capacitor, as desired. This arrangement decouples the structure of the switch from the output port of the voltage amplifier, and so avoids leakage currents and/or interfering voltage signals emanating from the switch structure and being felt at the output port of the voltage amplifier.

Analog neural memory array in artificial neural network with substantially constant array source impedance with adaptive weight mapping and distributed power

Numerous embodiments of analog neural memory arrays are disclosed. In certain embodiments, each memory cell in the array has an approximately constant source impedance when that cell is being operated. In certain embodiments, power consumption is substantially constant from bit line to bit line within the array when cells are being read. In certain embodiments, weight mapping is performed adaptively for optimal performance in power and noise.

AMPLIFICATION APPARATUS, INTEGRATION APPARATUS AND MODULATION APPARATUS EACH INCLUDING DUTY-CYCLED RESISTOR

An amplification apparatus includes an amplifier having an inverting terminal, and a non-inverting terminal connected to a reset voltage node, a first capacitor connected to the inverting terminal, an input voltage being applied to the first capacitor, a second capacitor connected to the inverting terminal and an output terminal of the amplifier, and a duty-cycled resistor, connected in parallel to the second capacitor, including a first resistor. The duty-cycled resistor is configured to connect the first resistor and the inverting terminal and to disconnect the first resistor and the reset voltage node during a first time interval included in a period to complete an on-and-off cycle of the duty-cycled resistor, and disconnect the first resistor and the inverting terminal and to connect the first resistor and the reset voltage node during a second time interval included in the period.

Amplifier

A capacitive trans-impedance amplifier comprising a voltage amplifier having an inverting input terminal for connection to an input current source. A feed-back capacitor is coupled between the inverting input terminal and the output terminal to accumulate charges received from the input current source and to generate a feed-back voltage accordingly. A calibration unit includes a calibration capacitor electrically coupled, via a calibration switch, to the inverting input terminal and electrically coupled to the feed-back capacitor. The calibration unit is operable to switch the calibration switch to a calibration state permitting a discharge of a quantity of charge from the calibration capacitor to the feed-back capacitor. The capacitive trans-impedance amplifier is arranged to determine a voltage generated across the feed-back capacitor while the calibration switch is in the calibration state and to determine a capacitance value (C=Q/V) for the feed-back capacitor according to the value of the generated voltage (V) and the quantity of charge (Q).

AMPLIFIER CIRCUIT AND SENSOR CIRCUIT

According to an embodiment, there is provided an amplifier circuit including a first capacitive element, a first GM amplifier, and a second GM amplifier. The first GM amplifier includes a first input node, a second input node, and an output node. The output node is connected to one end of the first capacitive element. The second GM amplifier includes a first input node, a second input node, and an output node. The output node is connected to one end of the first capacitive element and the second input node.