H03K17/62

Track-and-Hold Circuit
20230048012 · 2023-02-16 ·

A track-and-hold circuit includes: a transistor, in which a base is connected to a signal input terminal, a power supply voltage is applied to a collector, and an emitter is connected to a first signal output terminal; a transistor in which a base is connected to the signal input terminal, the power supply voltage is applied to a collector, and an emitter is connected to a second signal output terminal; capacitors; a constant current source; and a switch circuit alternately turning the transistors to an ON state in response to differential clock signals.

Alternative data selector, full adder and ripple carry adder

Alternative data selector, a full adder, and a ripple carry adder are disclosed. The alternative data selector includes: a NOR logic circuit configured to receive a selection signal and an inverted first input and generate an intermediate result; and an AND-OR-NOT logic circuit configured to receive the selection signal, a second input, and the intermediate result of the NOR logic circuit and generate an inverted output.

Gate driver circuit for reducing deadtime inefficiencies

A driver circuit includes three sub-circuits. A first sub-circuit is configured to generate a drive current output by the driver circuit through an output node during first and second regions of operation and includes: a diode coupled to the output node and a first transistor, and a second transistor coupled to the first transistor and a current mirror. A second sub-circuit is configured to generate the drive current during the first and second and a third region of operation and includes: a third transistor coupled to the output node; and a fourth transistor. A third sub-circuit is configured to generate the drive current during the third region of operation and includes: a current source coupled to the current mirror and a buffer; and a fifth transistor coupled to the third transistor and the fourth transistor and configured to receive an output of the buffer.

Gate driver circuit for reducing deadtime inefficiencies

A driver circuit includes three sub-circuits. A first sub-circuit is configured to generate a drive current output by the driver circuit through an output node during first and second regions of operation and includes: a diode coupled to the output node and a first transistor, and a second transistor coupled to the first transistor and a current mirror. A second sub-circuit is configured to generate the drive current during the first and second and a third region of operation and includes: a third transistor coupled to the output node; and a fourth transistor. A third sub-circuit is configured to generate the drive current during the third region of operation and includes: a current source coupled to the current mirror and a buffer; and a fifth transistor coupled to the third transistor and the fourth transistor and configured to receive an output of the buffer.

SIGNAL PROCESSING DEVICE AND IMAGE DISPLAY DEVICE COMPRISING SAME
20230059987 · 2023-02-23 · ·

An image display apparatus is disclosed. The image display apparatus includes a signal processing device having a transceiver that includes a current sweep circuit configured to output a plurality of sweep currents, a current selector connected to the current sweep circuit and configured to select a predetermined current from the plurality of sweep currents based on comparison with a reference voltage, and a comparator configured to compare a voltage output from the current selector with the reference voltage. Accordingly, a constant output voltage level can be obtained.

Radio frequency switch including filter circuit

A radio frequency switch may include a common port transmitting and receiving a radio frequency signal, a first switching unit including a plurality of first switch elements connected in series and opening or closing a signal transfer path between a first port inputting and outputting the radio frequency signal and the common port, and a second switching unit having a plurality of second switch elements connected in series and opening or closing a signal transfer path between a second port inputting and outputting the radio frequency signal and the common port. The second switching unit further includes a first filter circuit unit connected to a control terminal of at least one second switch element among the plurality of second switch elements to remove at least one preset frequency band signal.

Radio frequency switch including filter circuit

A radio frequency switch may include a common port transmitting and receiving a radio frequency signal, a first switching unit including a plurality of first switch elements connected in series and opening or closing a signal transfer path between a first port inputting and outputting the radio frequency signal and the common port, and a second switching unit having a plurality of second switch elements connected in series and opening or closing a signal transfer path between a second port inputting and outputting the radio frequency signal and the common port. The second switching unit further includes a first filter circuit unit connected to a control terminal of at least one second switch element among the plurality of second switch elements to remove at least one preset frequency band signal.

High Throw-Count RF Switch
20170230049 · 2017-08-10 ·

A high throw-count multiple-pole FET-based RF switch architecture that provides good RF performance in terms of insertion loss, return loss, isolation, linearity, and power handling. A common port RFC is coupled along a common path to multiple ports RFn. Embodiments introduce additional common RF path branch isolation switches which are controlled by state dependent logic. The branch isolation switches help to isolate the unused branch ports RFn and the unused portion of the common path from the active portion of the common path, and thereby reduce the reactive load attributable to such branches that degrades RF performance of the ports RFn “closer” to the common port RFC. The branch isolation switches can also be used to reconfigure the switch architecture for a multiplex function as well as separate switch path banks for re-configurability of purpose, tuning, or varying switch throw counts and packaging options.

High Throw-Count RF Switch
20170230049 · 2017-08-10 ·

A high throw-count multiple-pole FET-based RF switch architecture that provides good RF performance in terms of insertion loss, return loss, isolation, linearity, and power handling. A common port RFC is coupled along a common path to multiple ports RFn. Embodiments introduce additional common RF path branch isolation switches which are controlled by state dependent logic. The branch isolation switches help to isolate the unused branch ports RFn and the unused portion of the common path from the active portion of the common path, and thereby reduce the reactive load attributable to such branches that degrades RF performance of the ports RFn “closer” to the common port RFC. The branch isolation switches can also be used to reconfigure the switch architecture for a multiplex function as well as separate switch path banks for re-configurability of purpose, tuning, or varying switch throw counts and packaging options.

ALTERNATIVE DATA SELECTOR, FULL ADDER AND RIPPLE CARRY ADDER
20220271756 · 2022-08-25 ·

Alternative data selector, a full adder, and a ripple carry adder are disclosed. The alternative data selector includes: a NOR logic circuit configured to receive a selection signal and an inverted first input and generate an intermediate result; and an AND-OR-NOT logic circuit configured to receive the selection signal, a second input, and the intermediate result of the NOR logic circuit and generate an inverted output.