H03K23/66

Ring oscillator based frequency divider

Aspects of the disclosure relate to a ring oscillator (RO) frequency divider configured to frequency divide an input clock by a programmable divider ratio to generate an output clock. In this regard, the RO frequency divider receives the input clock, enables each of a ring of N cascaded inverter stages substantially one at a time in response to the input clock; and outputs a second clock from an output of one of the ring of N cascaded inverter stages. In one aspect, each stage includes a p-channel metal oxide semiconductor field effect transistor (PMOS FET) coupled in series with an n-channel metal oxide semiconductor field effect transistor (NMOS FET). In another, each stage includes two PMOS FETs and an NMOS FET.

Radar system and related method of scanning remote objects
11777509 · 2023-10-03 · ·

A radar system includes: a plurality of first receiving devices for generating a plurality of first digital signals according to a plurality of first incoming signals, respectively; and a plurality of second receiving devices for generating a plurality of second digital signals according to a plurality of second incoming signals, respectively. A processing device is arranged to perform a first beamforming operation to generate a plurality of first beamforming signals according to the plurality of first digital signals and a first gain matrix, and to perform a second beamforming operation to generate a plurality of second beamforming signals according to the plurality of second digital signals and a second gain matrix; and to determine an altitude angle of a first object and a second object, and to determine a first azimuth angle of the first object and a second azimuth angle of the second object.

RADAR SYSTEM AND RELATED METHOD OF SCANNING REMOTE OBJECTS
20220360271 · 2022-11-10 · ·

A radar system includes: a plurality of first receiving devices for generating a plurality of first digital signals according to a plurality of first incoming signals, respectively; and a plurality of second receiving devices for generating a plurality of second digital signals according to a plurality of second incoming signals, respectively. A processing device is arranged to perform a first beamforming operation to generate a plurality of first beamforming signals according to the plurality of first digital signals and a first gain matrix, and to perform a second beamforming operation to generate a plurality of second beamforming signals according to the plurality of second digital signals and a second gain matrix; and to determine an altitude angle of a first object and a second object, and to determine a first azimuth angle of the first object and a second azimuth angle of the second object.

Radar system and related method of scanning remote objects
11496141 · 2022-11-08 · ·

A radar system includes: a processing device arranged to generate a plurality of phase shifting digital signals; a plurality of transmitting devices for generating an RF beam according to the plurality of phase shifting digital signals during a first mode; a plurality of first receiving devices for generating a plurality of first digital signals according to a plurality of first incoming signals, respectively, during a second mode; and a plurality of second receiving devices for generating a plurality of second digital signals according to a plurality of second incoming signals, respectively, during the second mode. The processing device is further arranged to distinguish a first object and a second object when the RF beam hits the first object and the second object, and the first object and the second object have a same radial speed and are located at a same range.

LOW-JITTER FREQUENCY DIVISION CLOCK CLOCK CIRCUIT

The present disclosure provides a low-jitter frequency division clock circuit, including: a clock control signal generation circuit, to generate clock signals having different phases; a low-level narrow pulse width clock control signal generation circuit, to generate a low-level narrow pulse width clock control signal; a high-level narrow pulse width clock control signal generation circuit, to generate a high-level narrow pulse width clock control signal; and a frequency division clock generation circuit, to generate a frequency division clock signal according to low-level narrow pulse width clock control signal and high-level narrow pulse width clock control signal. The delay from a clock input end to an output end of low-jitter frequency division clock circuit is up to three logic gates. Compared with traditional divide-by-2 frequency division clock circuits based on D-flip-flop, the low-jitter frequency division clock circuit of the present disclosure has fewer logic gates, a shorter delay, and lower jitter.

METHOD FOR OPERATING A NETWORK PARTICIPANT IN AN AUTOMATION COMMUNICATION NETWORK
20210266084 · 2021-08-26 ·

A network subscriber of an automation communication network is provided to exchange data with further network subscribers in the automation communication network at a predetermined clock frequency. The network subscriber has an internal clock for synchronizing the data exchange with at least one other network subscriber. The internal clock is embodied to provide a time as an integer count value. The clock frequency is determined in such a way that a period duration per clock pulse cannot be represented as an integer count value by the internal clock. A method of operating the network subscriber in the automation communication network comprises the following method step: the internal clock is incremented with a predetermined sequence of integer increments. The sequence of integer increments is predetermined such that a sum of the integer increments corresponds to an integer multiple of the period duration.

FREQUENCY DIVIDER CIRCUIT, DEMULTIPLEXER CIRCUIT, AND SEMICONDUCTOR INTEGRATED CIRCUIT
20210067165 · 2021-03-04 ·

A frequency divider circuit includes: a first frequency dividing circuit configured to divide a first clock signal to generate a first frequency-divided clock signal; a second frequency dividing circuit configured to divide a second clock signal having the same frequency as the first clock signal and having a first phase difference with respect to the first clock signal to generate a second frequency-divided clock signal; a detection circuit configured to detect a phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal; and a selection circuit configured to select and output one of the second frequency-divided clock signal and an inverted signal of the second frequency-divided clock signal which are generated by the second frequency dividing circuit, based on the phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal detected by the detection circuit.

SIGNAL DIVIDER, SIGNAL DISTRIBUTION SYSTEM, AND METHOD THEREOF
20210050858 · 2021-02-18 · ·

A signal divider includes: a dividing circuit arranged to generate an output oscillating signal according to a first input oscillating signal; and a signal generating circuit, coupled to the dividing circuit, for generating an injection signal to the dividing circuit. The dividing circuit is arranged to generate the output oscillating signal with a predetermined phase according to the injection signal and the first input oscillating signal.

RESETTING CLOCK DIVIDER CIRCUITRY PRIOR TO A CLOCK RESTART
20210026398 · 2021-01-28 · ·

A divider and buffer circuit uses a receive command to initiate a reset of buffer circuitry prior to restarting to avoid a metastable state. For example, the divider and buffer circuit includes a first buffer circuit, a second buffer circuit, and a reset circuit. The reset circuit receives a command and provide a pulse on a reset signal in response to the command. In response to the reset pulse, the first buffer circuit provides a first divided clock signal having a first logical value based on respective logical values of received complementary clock signals and the second buffer circuit provides a second divided clock signal having a second logical value based on the respective logical values of the complementary clock signals. The command is a CAS SYNC command, in some examples.

Frequency divider circuit, demultiplexer circuit, and semiconductor integrated circuit
10868552 · 2020-12-15 · ·

A frequency divider circuit includes: a first frequency dividing circuit configured to divide a first clock signal to generate a first frequency-divided clock signal; a second frequency dividing circuit configured to divide a second clock signal having the same frequency as the first clock signal and having a first phase difference with respect to the first clock signal to generate a second frequency-divided clock signal; a detection circuit configured to detect a phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal; and a selection circuit configured to select and output one of the second frequency-divided clock signal and an inverted signal of the second frequency-divided clock signal which are generated by the second frequency dividing circuit, based on the phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal detected by the detection circuit.