H03M1/1255

Sampling synchronization through GPS signals

A method uses a distributed data acquisition system with multiple, physically unconnected, data acquisition units, that can be in wireless communication with a remote host, to timestamp measurement data with sub-microsecond time base accuracy of sampling clock relative to an absolute timeframe. A current absolute time is derived from messages received from a satellite radio beacon positioning system (GPS). Measurement data is sampled by each unit at a specified sampling rate. Using hardware logic, batches of sampled data are associated with corresponding timestamps representing the absolute time at which the data was sampled. Data and timestamps may be transmitted to the host. A time offset bias is compensated by comparing timestamps against a nominal time based on start time and nominal sampling rate. The sampling clock rate may be disciplined using time pulses from the GPS receiver. An initial start of data sampling by all units can also be synchronized.

CIRCUIT AND METHOD FOR PROCESSING AN ANALOG SIGNAL
20230073161 · 2023-03-09 · ·

The present disclosure pertains to a circuitry for processing an analog signal, wherein the circuitry is configured to generate a sample control signal depending on an energy level of the analog signal in at least one predefined frequency band, and control a sampling rate for sampling the analog signal based on the generated sample control signal.

METHOD FOR THE TIME-SYNCHRONISED INPUT AND/OR OUTPUT OF SIGNALS WITH A SELECTABLE SAMPLING RATE
20230131079 · 2023-04-27 ·

A method for inputting and/or outputting signals having a selectable sample rate in a time-synchronized manner on a group of input and/or output channels of an electronic circuit includes: configuring each channel of the group at a standard sample period; synchronously initiating all the channels of the group at the standard sample period; detecting an entry for a modified sample period T.sub.Period of a first channel of the group; detecting a current counter value T.sub.Counter; configuring the first channel at the modified sample period; establishing a waiting time of T.sub.Waiting clocks in accordance with T.sub.Waiting=T.sub.Period−mod(T.sub.Counter, T.sub.Period), where mod(T.sub.Counter, T.sub.Period) denotes the division remainder from the current counter value T.sub.Counter and the modified sample period T.sub.Period; and initiating the first channel after the waiting time T.sub.Waiting.

Signal dependent reconfigurable data acquisition system

A data acquisition system comprises a signal processing chain including an analog-to-digital converter (ADC) circuit configured to: produce a digital output from an input signal; detect a specified signal feature of the input signal; and change an operating condition of an additional circuit of the signal processing chain in response to detecting the signal feature of the input signal.

NFC DEVICE, A METHOD OF OPERATING THE NFC DEVICE AND A COMMUNICATION SYSTEM INCLUDING THE NFC DEVICE
20220337266 · 2022-10-20 ·

An NFC device that receive a data frame with a start pattern including first and second pattern signals, and a data pattern corresponding to the start pattern. The NFC device comprising an analog-to-digital converter which generates first and second input signals based on the first and second pattern signals, respectively, a modem that includes a first sub-matched filter which multiplies a first match signal by the first and second input signals to respectively calculate first and second result values of the first match signal and multiplies a second match signal by the first and second input signals to respectively calculate first and second result values of the second match signal. The first sub-matched filter determines reception of the start pattern when the first and second result values of the first match signal or the first and second result values of the second match signal exceed a predetermined start pattern threshold.

Switched Emitter Follower Circuit
20230141476 · 2023-05-11 ·

A switched emitter follower circuit is constituted by a transistor in which a base is connected to a signal input terminal, a power voltage is applied to a collector, and an emitter is connected to a signal output terminal, a capacitor in which one end is connected to the collector of the transistor, and the other end is connected to the emitter of the transistor, and a Gilbert-cell type multiplication circuit in which a positive-phase clock output terminal is connected to the emitter of the transistor, a negative-phase clock output terminal is connected to the base of the transistor, and a multiplication result of a differential clock signal and a differential clock signal input from an outside is output to the positive-phase clock output terminal and the negative-phase clock output terminal.

Discrete offset dithered waveform averaging for high-fidelity digitization of repetitive signals

Methods and devices for digitizing an analog repetitive signal using waveform averaging are described. An example method includes generating a discrete set of analog dither offset voltages, wherein at least two of the discrete set of analog dither offset voltages are different from each other, receiving the analog repetitive signal comprising multiple instances of a waveform, wherein the waveform has a waveform duration, generate a timing alignment to align each waveform of the analog repetitive signal and the corresponding analog dither offset voltage over the waveform duration, combining, based on the timing alignment, each waveform and the corresponding analog dither offset voltage over the waveform duration to produce an analog output signal, converting the analog output signal to a digital output signal, and producing, based on the timing alignment, a digital averaged signal based on averaging the multiple instances of the waveform in the analog output signal.

Configuring a programmable drive sense unit

A method for execution by one or more processing modules to configure a programmable drive-sense unit (DSU) includes determining one or more load sensing objectives based on sensing a load using the DSU that is configured to drive and simultaneously to sense the load via a single line. The method further includes determining one or more data processing objectives associated with sensing the load. The method further includes determining desired characteristics for the output data associated with sensing the load. The method further includes determining operational parameters for the DSU based on one or more of the load sensing objectives, the data processing objectives, and the desired characteristics for the output data. The method further includes configuring the DSU based on the operational parameters to achieve the one or more load sensing objectives.

AD CONVERTER
20230155603 · 2023-05-18 ·

An AD converter includes: a DA converter; a comparator configured to be capable of resetting a comparison output signal to a first level after a comparison operation is performed based on an output of the DA converter and before a next comparison operation is performed; a level shifter configured to be capable of level-shifting and outputting the comparison output signal such that a change from the first level to a second level is faster than a change from the second level to the first level; a register configured to be capable of obtaining the output of the level shifter; and a logic circuit configured to be capable of controlling the DA converter.

System and method for calibrating an analog-to-digital converter using a rational sampling frequency calibration digital-to-analog converter
20230198536 · 2023-06-22 ·

An analog-to-digital conversion system. A clock generator generates a first clock signal at a first frequency. An analog-to-digital converter (ADC) converts an input analog signal to a digital signal. The ADC operates based on the first clock signal at the first frequency. A calibration digital-to-analog converter (DAC) generates an analog reference signal from digital reference data. A fractional rate clock generator generates a second clock signal from the first clock signal. The second clock signal is at a second frequency that is a fractional rate of the first frequency, and the calibration DAC operates at the second frequency. An equalizer processes an output of the ADC to remove a distortion incurred by the ADC and a calibration circuitry generates coefficients for the equalizer based on the digital reference data and the output of the ADC to the analog reference signal.