Patent classifications
H04L25/03267
Sequence estimation system and method
A system comprising a processing circuitry configured to: obtain a first ordered sequence of symbols associated with a corresponding second ordered sequence of transmitted symbols and including one or more errors, the errors being discrepancies between given symbols of the first ordered sequence and corresponding symbols of the second ordered sequence; determine, for each symbol of the first ordered sequence of symbols, an estimated transmitted symbol, utilizing a Decision Feedback Equalizer (DFE); and determine if the estimated transmitted symbol of a given symbol of the first ordered sequence of symbols, satisfies a saturation threshold condition; and determine an error hypothesis identifying one or more of the errors by comparing the estimated transmitted symbol of at least one symbol of the first ordered sequence of symbols with one or more pairs of thresholds.
METHOD FOR HIGH SPEED EQUALIZATION OF PACKET DATA RECEIVED FROM BUS TOPOLOGY NETWORK, METHOD FOR TRANSMITTING AND RECEIVING PACKET DATA IN BUS TOPOLOGY NETWORK, AND RECEIVER OF BUS TOPOLOGY NETWORK
A method of equalizing received packet data in a bus topology network, including: receiving, by a receiver of a second node, a first packet from a first node in a bus topology network in which two or more nodes are connected via a bus; setting, by the receiver, an equalizer coefficient of an equalizer using a first training sequence of the first packet and storing the set equalizer coefficient; receiving, by the receiver, a second packet including a second training sequence shorter than the first training sequence from the first node; and equalizing, by the receiver, the second packet using the stored equalizer coefficient.
Receiver/transmitter co-calibration of voltage levels in pulse amplitude modulation links
A driver circuit of a PAM-N transmitting device transmits a PAM-N signal via a communication channel, wherein N is greater than 2, and the PAM-N signal has N signal levels corresponding to N symbols. A PAM-N receiving device receives the PAM-N signal. The PAM-N receiving device generates distortion information indicative of a level of distortion corresponding to inequalities in voltage differences between the N signal levels. The PAM-N receiving device transmits to the PAM-N transmitting device the distortion information indicative of the level of the distortion. The PAM-N transmitting device receives the distortion information. The PAM-N transmitting device adjusts one or more drive strength parameters of the driver circuit of the PAM-N transmitting device based on the distortion information.
Serial-link receiver using time-interleaved discrete time gain
A serial receiver combines continuous-time equalization, analog interleaving, and discrete-time gain for rapid, efficient data reception and quantization of a serial, continuous-time signal. A continuous-time equalizer equalizes a received signal. A number N of time-interleaved analog samplers sample the equalized continuous-time signal to provide N streams of analog samples transitioning at rate reduced by 1/N relative to the received signal. A set of N discrete-time variable-gain amplifiers amplify respective streams of analog samples. A quantizer then quantizes the amplified streams of analog samples to produce a digital signal.
EQUALIZER AND EQUALIZATION SYSTEM
An equalizer that has a wide variable gain range and that can implement equalization for a communication medium such as on-board wiring or a cable having various wiring lengths. The equalizer includes a core circuit and a source follower connected to a subsequent stage of the core circuit. The core circuit includes a differential pair including a first transistor and a second transistor, and a zero point generation circuit connected between a second terminal of the first transistor and a second terminal of the second transistor. The source follower includes a third transistor and a fourth transistor, a variable bias current source is connected to the third and fourth transistors, and a load in which a capacitive element and a resistor element are connected in series via a switching element is connected to wiring that connects the third and fourth transistors to an output terminal.
EQUALIZER, OPERATING METHOD OF EQUALIZER AND SYSTEM INCLUDING EQUALIZER
Provided is an equalizer including: an input amplifier configured to amplify and output an input signal; a first equalization circuit including a first sampling circuit, a first arithmetic circuit, and a second arithmetic circuit, the first sampling circuit being configured to generate and output 1-1 to 1-N feedback signals, wherein N is a natural number greater than or equal to 2; and a second equalization circuit including a second sampling circuit, a third arithmetic circuit, and a fourth arithmetic circuit, the second sampling circuit being configured to generate and output 2-1 to 2-M feedback signals, wherein M is a natural number greater than or equal to 2.
Reception device and communication system
Providing a reception device and a communication system capable of preventing signal quality degradation and improving signal transmission efficiency in a case where a data signal is transmitted via a transmission line that connects a plurality of transmission devices and a reception device. Provided is a reception device including a compensation circuit and an adjustment circuit. The compensation circuit is connected to a transmission line connected to each of the plurality of transmission devices and compensates a signal transmitted from each of the transmission devices in time division. The adjustment circuit adjusts operation of the compensation circuit, in which the adjustment circuit adjusts the operation of the compensation circuit by using a first adjustment value that adjusts the operation of the compensation circuit and is read from a recording medium storing the first adjustment value.
Methods and apparatuses for object presence detection and range estimation
A method and electronic device for object detection. The electronic device includes at least a first antenna pair comprising a first transmitter antenna configured to transmit signals and a first receiver antenna configured to receive signals, a memory, and a processor. The processor is configured to control the first transmitter antenna to transmit a first signal, generate a channel impulse response (CIR) based on receiving, by the first receiver antenna, a reflection of the first signal, determine a location of at least one leakage peak in the CIR, compare a first segment of taps in the CIR prior to the at least one leakage peak with a second segment of taps in the CIR after the leakage peak, and determine an object is present based on symmetry between the first and second segments of taps.
Receiver synchronization
A receiver circuit includes a feedback loop including a device. The receiver circuit also includes a register and a sequencer. The sequencer is configured to, responsive to an error signal being below a threshold value, cause the register to store a value indicative of the state of the feedback loop. The sequencer is also configured to cause the feedback loop to transition to a lower power state, and, responsive to a detected wake-up event, cause the previously stored value indicative of the state of the feedback loop to be loaded from the register into the device and enable the feedback loop.
Quarter rate speculative decision feedback equalizer (DFE) and method for operating thereof
Accordingly embodiments herein disclose a quarter rate speculative DFE. The quarter rate speculative DFE includes a plurality of sampler circuits connected to an input terminal. The plurality of sampler circuits are configured to sample an input signal into a plurality of data samples in parallel. A plurality of quarter rate look ahead circuit connected to the plurality of sampler circuits. The plurality of quarter rate look ahead circuit is configured to simultaneously perform an align operation and a look ahead operation on the plurality of data samples based on the different clock phases to obtain a plurality of latched outputs. A plurality of multiplexers connected to the plurality of quarter rate look ahead circuit. The plurality of multiplexers is configured to generate two speculative data streams by multiplexing respective correction coefficients of each of the plurality of latched outputs.