Patent classifications
H04L27/2271
DEMODULATING A WIRELESS SIGNAL MODULATED BY PHASE-SHIFT KEYING
A method and apparatus are provided for demodulating a wireless signal modulated by phase-shift keying. The signal comprises a plurality of symbols. The method comprises: obtaining (310) a first sequence of samples based on the signal; converting (320) the first sequence of samples to a first sequence of frequency domain samples; selecting (330), as a decision variable, the sample that has the maximum magnitude among the first sequence of frequency domain samples; and identifying (340) a symbol or a symbol-transition based on the decision variable.
Methods and apparatus for performing a high speed phase demodulation scheme using a low bandwidth phase-lock loop
Methods and apparatus for performing a high speed phase demodulation scheme using a low bandwidth phase-lock loop are disclosed. An example apparatus includes a low bandwidth phase lock loop to lock to a data signal at a first phase, the data signal capable of oscillating at the first phase or a second phase; and output a first output signal at the first phase and a second output signal at the second phase, the first output signal or the second output signal being utilized in a feedback loop of the low bandwidth phase lock loop. The example apparatus further includes a fast phase change detection circuit coupled to the low bandwidth phase lock loop to determine whether the data signal is oscillating at the first phase or the second phase.
Carrier recovery analog system for a receiver of a N-PSK signal
A carrier recovery system for a receiver of a phase-modulated signal N-PSK, the system including a first pre-conditioning circuit of the signal received (S(t)), with the pre-conditioned signal (SP(t)) having a component, non-modulated in phase, at the frequency N.sub.c where .sub.c is the carrier used for the modulation N-PSK, and a carrier regeneration circuit to regenerate two sinusoidal signals in quadrature at the frequency .sub.c, with these signals being phase locked with respect to said non-modulated component in phase of the pre-conditioned signal.
METHODS AND APPARATUS FOR PERFORMING A HIGH SPEED PHASE DEMODULATION SCHEME USING A LOW BANDWIDTH PHASE-LOCK LOOP
Methods and apparatus for performing a high speed phase demodulation scheme using a low bandwidth phase-lock loop are disclosed. An example apparatus includes a low bandwidth phase lock loop to lock to a data signal at a first phase, the data signal capable of oscillating at the first phase or a second phase; and output a first output signal at the first phase and a second output signal at the second phase, the first output signal or the second output signal being utilized in a feedback loop of the low bandwidth phase lock loop. The example apparatus further includes a fast phase change detection circuit coupled to the low bandwidth phase lock loop to determine whether the data signal is oscillating at the first phase or the second phase.
Methods and apparatus for performing a high speed phase demodulation scheme using a low bandwidth phase-lock loop
Methods and apparatus for performing a high speed phase demodulation scheme using a low bandwidth phase-lock loop are disclosed. An example apparatus includes a low bandwidth phase lock loop to lock to a data signal at a first phase, the data signal capable of oscillating at the first phase or a second phase; and output a first output signal at the first phase and a second output signal at the second phase, the first output signal or the second output signal being utilized in a feedback loop of the low bandwidth phase lock loop. The example apparatus further includes a fast phase change detection circuit coupled to the low bandwidth phase lock loop to determine whether the data signal is oscillating at the first phase or the second phase.
COMMUNICATION DEVICE AND METHOD FOR RECEIVING DATA VIA A RADIO SIGNAL
A communication device having a radio receiver configured to receive a radio signal, a sampling circuit configured to sample the radio signal to generate a sequence of digital sampling values of the radio signal, a correlator configured to correlate the sequence of digital sampling values with each of a plurality of sequences of reference signal values, wherein each sequence of reference signal values corresponds a respective radio communication technology of a plurality of radio communication technologies, a controller configured to select a radio communication technology of the plurality of radio communication technologies based on the results of the correlation, and a data recovery circuit configured to demodulate and decode the radio signal according to the selected radio communication technology.
CARRIER RECOVERY ANALOG SYSTEM FOR A RECEIVER OF A N-PSK SIGNAL
A carrier recovery system for a receiver of a phase-modulated signal N-PSK, the system including a first pre-conditioning circuit of the signal received (S(t)), with the pre-conditioned signal (SP(t)) having a component, non-modulated in phase, at the frequency N.sub.c where .sub.c is the carrier used for the modulation N-PSK, and a carrier regeneration circuit to regenerate two sinusoidal signals in quadrature at the frequency .sub.c, with these signals being phase locked with respect to said non-modulated component in phase of the pre-conditioned signal.
Clock and data recovery circuit with spread spectrum clocking synthesizer
The present invention provides a circuitry including a PLL and a CDR circuit, wherein the CDR circuit includes a phase detector, a loop filter, a SSC demodulator, a control code generator and a phase interpolator. The PLL is configured to generate a clock signal with SSC modulation and a SSC direction signal. The phase detector is configured to compare phases of an input signal and an output clock signal to generate a detection result, wherein the input signal is with SSC modulation. The loop filter is configured to filter the detection result to generate a filtered signal. The SSC demodulator is configured to receive the SSC direction signal to generate a control signal. The control code generator is configured to generate a control code according to the filtered signal and the control signal to control the phase interpolator to use the clock signal to generate the output clock signal.
Chaotically modulated communications with switched-capacitance resistance tuning
Various embodiments are described that relate to a switched-capacitor in a chaotically modulated communication device. For one chaotically modulated communication device to communicate with another chaotically modulated communication device, the devices should be finely tuned with one another. To achieve this fine tuning, the devices can employ a switched-capacitor set that can function as a variable resistor set. Employing the switched-capacitor set can cause achievement of precise resistances that allow the devices to successfully communicate with one another.
CLOCK AND DATA RECOVERY CIRCUIT WITH SPREAD SPECTRUM CLOCKING SYNTHESIZER
The present invention provides a circuitry including a PLL and a CDR circuit, wherein the CDR circuit includes a phase detector, a loop filter, a SSC demodulator, a control code generator and a phase interpolator. The PLL is configured to generate a clock signal with SSC modulation and a SSC direction signal. The phase detector is configured to compare phases of an input signal and an output clock signal to generate a detection result, wherein the input signal is with SSC modulation. The loop filter is configured to filter the detection result to generate a filtered signal. The SSC demodulator is configured to receive the SSC direction signal to generate a control signal. The control code generator is configured to generate a control code according to the filtered signal and the control signal to control the phase interpolator to use the clock signal to generate the output clock signal.