H04N25/72

Image sensors having dielectric relaxation correction circuitry

Some image sensors include pixels with capacitors. The capacitor may be used to store charge in the imaging pixel before readout. The capacitor may be a metal-insulator-metal (MIM) capacitor that is susceptible to dielectric relaxation. Dielectric relaxation may cause lag in the signal on the capacitor that impacts the signal on the capacitor during sampling. The image sensor may include dielectric relaxation correction circuitry that leverages the linear relationship between voltage stress and lag signal to correct for dielectric relaxation. The image sensor may include shielded pixels that operate with a similar timing scheme as the imaging pixels in the active array. Measured lag signals from the shielded pixels may be used to correct imaging data.

Image sensors having dielectric relaxation correction circuitry

Some image sensors include pixels with capacitors. The capacitor may be used to store charge in the imaging pixel before readout. The capacitor may be a metal-insulator-metal (MIM) capacitor that is susceptible to dielectric relaxation. Dielectric relaxation may cause lag in the signal on the capacitor that impacts the signal on the capacitor during sampling. The image sensor may include dielectric relaxation correction circuitry that leverages the linear relationship between voltage stress and lag signal to correct for dielectric relaxation. The image sensor may include shielded pixels that operate with a similar timing scheme as the imaging pixels in the active array. Measured lag signals from the shielded pixels may be used to correct imaging data.

Dual-Column-Parallel CCD Sensor And Inspection Systems Using A Sensor

A dual-column-parallel image CCD sensor utilizes a dual-column-parallel readout circuit including two pairs of cross-connected transfer gates to alternately transfer pixel data (charges) from a pair of adjacent pixel columns to a shared output circuit at high speed with low noise. Charges transferred along the two adjacent pixel columns at a line clock rate are alternately passed by the transfer gates to a summing gate that is operated at twice the line clock rate to pass the image charges to the shared output circuit. A symmetrical Y-shaped diffusion is utilized in one embodiment to merge the image charges from the two pixel columns. A method of driving the dual-column-parallel CCD sensor with line clock synchronization is also described. A method of inspecting a sample using the dual-column-parallel CCD sensor is also described.

Image sensors having dielectric relaxation correction circuitry

Some image sensors include pixels with capacitors. The capacitor may be used to store charge in the imaging pixel before readout. The capacitor may be a metal-insulator-metal (MIM) capacitor that is susceptible to dielectric relaxation. Dielectric relaxation may cause lag in the signal on the capacitor that impacts the signal on the capacitor during sampling. The image sensor may include dielectric relaxation correction circuitry that leverages the linear relationship between voltage stress and lag signal to correct for dielectric relaxation. The image sensor may include shielded pixels that operate with a similar timing scheme as the imaging pixels in the active array. Measured lag signals from the shielded pixels may be used to correct imaging data.

IMAGE SENSORS HAVING DIELECTRIC RELAXATION CORRECTION CIRCUITRY

Some image sensors include pixels with capacitors. The capacitor may be used to store charge in the imaging pixel before readout. The capacitor may be a metal-insulator-metal (MIM) capacitor that is susceptible to dielectric relaxation. Dielectric relaxation may cause lag in the signal on the capacitor that impacts the signal on the capacitor during sampling. The image sensor may include dielectric relaxation correction circuitry that leverages the linear relationship between voltage stress and lag signal to correct for dielectric relaxation. The image sensor may include shielded pixels that operate with a similar timing scheme as the imaging pixels in the active array. Measured lag signals from the shielded pixels may be used to correct imaging data.

BDI based pixel for synchronous frame-based and asynchronous event-driven readouts

A hybrid frame-based and event driven pixel, the pixel comprising a frame-based capture circuit, an event-driven capture circuit, and a photodiode in electrical communication with both the frame-based and event-driven capture circuits, wherein the frame based capture circuit is a buffered direct injection circuit, and wherein the event-driven capture circuit is a dynamic vision system circuit.

Dual-column-parallel CCD sensor and inspection systems using a sensor

A dual-column-parallel image CCD sensor utilizes a dual-column-parallel readout circuit including two pairs of cross-connected transfer gates to alternately transfer pixel data (charges) from a pair of adjacent pixel columns to a shared output circuit at high speed with low noise. Charges transferred along the two adjacent pixel columns at a line clock rate are alternately passed by the transfer gates to a summing gate that is operated at twice the line clock rate to pass the image charges to the shared output circuit. A symmetrical Y-shaped diffusion is utilized in one embodiment to merge the image charges from the two pixel columns. A method of driving the dual-column-parallel CCD sensor with line clock synchronization is also described. A method of inspecting a sample using the dual-column-parallel CCD sensor is also described.

BDI BASED PIXEL FOR SYNCHRONOUS FRAME-BASED & ASYNCHRONOUS EVENT-DRIVEN READOUTS
20200169675 · 2020-05-28 ·

A hybrid frame-based and event driven pixel, the pixel comprising a frame-based capture circuit, an event-driven capture circuit, and a photodiode in electrical communication with both the frame-based and event-driven capture circuits, wherein the frame based capture circuit is a buffered direct injection circuit, and wherein the event-driven capture circuit is a dynamic vision system circuit.

CTIA BASED PIXEL FOR SIMULTANEOUS SYNCHRONOUS FRAME-BASED & ASYNCHRONOUS EVENT-DRIVEN READOUTS
20200169681 · 2020-05-28 ·

A hybrid frame-based and event driven pixel, the pixel comprising a frame-based capture circuit, an event-driven capture circuit, and a photodiode in electrical communication with both the frame-based and event-driven capture circuits, wherein the frame-based capture circuit is a capacitive transimpedance amplifier circuit, and wherein the event-driven capture circuit is a linear asynchronous event representation circuit.

Power-conserving clocking for scanning sensors
10469782 · 2019-11-05 · ·

A time delay and integration charge coupled device includes an array of pixels and a clock generator. The array of pixels is distributed in a scan direction and a line direction perpendicular to the scan direction in which at least some of the pixels of the array include three or more gates aligned in the scan direction. The clock generator provides clocking signals to transfer charge along the scan direction between two or more pixel groups including two or more pixels adjacent in the scan direction. The clocking signals include phase signals to transfer the charge to an adjacent pixel group along the scan direction at a rate corresponding to the velocity of the target by driving the gates of the two or more pixel groups and generating a common potential well per pixel group for containing charge generated in response to incident illumination.