H10D1/696

CARBON NANOFIBER CAPACITOR APPARATUS AND RELATED METHODS

Carbon nanofiber capacitor apparatus and related methods are disclosed herein. An example apparatus includes an integrated circuit package substrate, and a capacitor provided in the integrated circuit package substrate. The capacitor includes a carbon fiber array, a dielectric film positioned on the carbon fiber array, and an electrode film positioned on the dielectric film.

SEMICONDUCTOR DEVICE AND ELECTRONIC SYSTEM INCLUDING THE SAME

A semiconductor device includes a first substrate; a wiring layer on the first substrate; a second substrate on the wiring layer and including a conductive material; a first horizontal conductive layer and a second horizontal conductive layer sequentially stacked on the second substrate and connected to the second substrate; a gate stacking structure including an interlayer insulating layer and a gate electrode alternately stacked on the second horizontal conductive layer; a channel structure passing through the gate stacking structure and connected to the second substrate; a first capacitor electrode on a same layer as the second substrate; a second capacitor electrode overlapping the first capacitor electrode; and a first dielectric layer between the first capacitor electrode and the second capacitor electrode, wherein the second capacitor electrode is on a same layer as at least one of the wiring layer, the second substrate, the first horizontal conductive layer, or the gate electrode.

Multi-input threshold gate having stacked and folded non-planar capacitors

A configuration for efficiently placing a group of capacitors with one terminal connected to a common node is described. The capacitors are stacked and folded along the common node. In a stack and fold configuration, devices are stacked vertically (directly or with a horizontal offset) with one terminal of the devices being shared to a common node, and further the capacitors are placed along both sides of the common node. The common node is a point of fold. In one example, the devices are capacitors. N number of capacitors can be divided in L number of stack layers such that there are N/L capacitors in each stacked layer. The N/L capacitors are shorted together with an electrode (e.g., bottom electrode). The electrode can be metal, a conducting oxide, or a combination of a conducting oxide and a barrier material. The capacitors can be planar, non-planar or replaced by memory elements.

SEMICONDUCTOR DEVICE STRUCTURE WITH ELECTRODE LAYER AND METHOD FOR FORMING THE SAME

A method for forming a semiconductor device structure is provided. The method includes forming a first electrode layer over a substrate. The method includes forming a capacitor dielectric layer over the first electrode layer and the substrate. The method includes depositing a second electrode layer over the capacitor dielectric layer. The method includes bombarding the second electrode layer with ions of an inert gas to sputter first atoms from the second electrode layer. The treated second electrode layer has a treated first top portion, a treated first sidewall portion, and a treated first bottom portion. The treated first sidewall portion is over the sidewall of the first electrode layer and connected between the treated first top portion and the treated first bottom portion, and the treated first sidewall portion is thicker than the first sidewall portion.

Capacitors of semiconductor device capable of operating in high frequency operation environment

Provided are capacitors of semiconductor devices, wherein the capacitors may be used in a high-frequency operation environment. A capacitor includes a first electrode layer, a dielectric layer on the first electrode layer, and a second electrode layer on the dielectric layer, wherein the dielectric layer includes a plurality of unit dielectric layers, and the unit dielectric layer includes first and second sub-dielectric layers that have different dielectric constants and conductivities from each other and are connected in series, and the first and second sub-dielectric layers have a conductivity difference so that the capacitance of the dielectric layer converges to the capacitance of the unit dielectric layer.

CAPACITOR STRUCTURE INCLUDING WORK FUNCTION METAL LAYERS AND METHODS OF FORMATION

In some implementations described herein, a capacitor structure may include a metal-insulator-metal structure in which work function metal layers are included between the insulator layer of the capacitor structure and the conductive electrode layers of the capacitor structure. The work function metal layers may enable high-k dielectric materials to be used for the insulator layer in that the work function metal layers may provide an increased electron barrier height between the insulator layer and the conductive electrode layers, which may increase the breakdown voltage and may reduce the current leakage for the capacitor structure.

METAL-INSULATOR-METAL CAPACITORS

Fabricating a metal-insulator-metal (MIM) capacitor structure includes: forming a patterned metallization layer; disposing a dielectric material on the patterned metallization layer; etching one or more deep trenches through the dielectric material to the patterned metallization layer; depositing a MIM multilayer on the dielectric material and inside the one or more deep trenches formed in the dielectric material; and fabricating at least one three-dimensional MIM (3D-MIM) capacitor comprising a portion of the MIM multilayer deposited inside at least one of the one or more deep trenches; and fabricating at least one second capacitor, including at least one shallow 3D-MIM capacitor comprising a portion of the MIM multilayer deposited inside one or more shallow trenches passing partway through the dielectric material that are shallower than the one or more deep trenches, and/or at least one two-dimensional MIM (2D-MIM) capacitor comprising a portion of the MIM multilayer deposited on the dielectric material.

CAPACITOR STRUCTURE AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE SAME

A capacitor structure is provided. The capacitor structure comprises an upper electrode, a lower electrode including a lower electrode film and a lower interface electrode film, a capacitor dielectric film between the lower electrode and the upper electrode, and an interface blocking film between the lower electrode and the capacitor dielectric film, the interface blocking film being in contact with the capacitor dielectric film and the lower interface electrode film, wherein the interface blocking film includes a first metal oxide containing a first metal element, the lower interface electrode film includes a second conductive metal oxide containing a second metal element different from the first metal element, the capacitor dielectric film does not include the first metal oxide, and a thickness of the lower interface electrode film is greater than that of the interface blocking film.

Semiconductor device including capacitor structure and method for manufacturing the same

A semiconductor device of the disclosure may include a substrate, a gate structure on the substrate, a capacitor contact structure connected to the substrate, a lower electrode connected to the capacitor contact structure, a supporter supporting a sidewall of the lower electrode, an interfacial layer covering the lower electrode and including a halogen material, a capacitor insulating layer covering the interfacial layer and the supporter, and an upper electrode covering the capacitor insulating layer. The interfacial layer may include a first surface contacting the lower electrode, and a second surface contacting the capacitor insulating layer. The halogen material of the interfacial layer may be closer to the first surface than to the second surface.

Trench capacitor film scheme to reduce substrate warpage

Various embodiments of the present application are directed towards an integrated chip (IC). The IC comprises a trench capacitor overlying a substrate. The trench capacitor comprises a plurality of capacitor electrode structures, a plurality of warping reduction structures, and a plurality of capacitor dielectric structures. The plurality of capacitor electrode structures, the plurality of warping reduction structures, and the plurality of capacitor dielectric structures are alternatingly stacked and define a trench segment that extends vertically into the substrate. The plurality of capacitor electrode structures comprise a metal component and a nitrogen component. The plurality of warping reduction structures comprise the metal component, the nitrogen component, and an oxygen component.