H10D64/205

Semiconductor devices and method of manufacturing the same

A semiconductor device includes a first transistor in a first region of a substrate and a second transistor in a second region of the substrate. The first transistor includes multiple first semiconductor patterns; a first gate electrode; a first gate dielectric layer; a first source/drain region; and an inner-insulating spacer. The second transistor includes multiple second semiconductor patterns; a second gate electrode; a second gate dielectric layer; and a second source/drain region. The second gate dielectric layer extends between the second gate electrode and the second source/drain region and is in contact with the second source/drain region. The first source/drain region is not in contact with the first gate dielectric layer.

Integrated multi-terminal devices consisting of carbon nanotube, few-layer graphene nanogaps and few-layer graphene nanoribbons having crystallographically controlled interfaces

The present invention relates to atomically-thin channel materials with crystallographically uniform interfaces to atomically-thin commensurate graphene electrodes and/or nanoribbons separated by nanogaps that allow for nanoelectronics based on quantum transport effects and having significantly improved contact resistances.

Method of manufacturing display device using bottom surface exposure

A method for manufacturing a display device includes forming a plurality of light blocking patterns on a first surface of a transparent substrate, wherein a first light blocking pattern of the plurality of light blocking patterns has a different line width than a second light blocking pattern of the plurality of light blocking patterns. An insulating layer is formed on the first surface of the transparent substrate and the light blocking patterns. A conductive layer is formed on the insulating layer. A photo-resist layer is formed on the conductive layer. The photo-resist layer is exposed with ultraviolet rays through a second surface of the transparent substrate, wherein the first and second surfaces of the transparent substrate are opposite to each other. The photo-resist layer is developed. The conductive layer is etched using the photo-resist layer as a mask. The photo-resist layer is removed.

ENERGY-FILTERED COLD ELECTRON DEVICES AND METHODS
20170338331 · 2017-11-23 ·

Energy-filtered cold electron devices use electron energy filtering through discrete energy levels of quantum wells or quantum dots that are formed through band bending of tunneling barrier conduction band. These devices can obtain low effective electron temperatures of less than or equal to 45K at room temperature, steep electrical current turn-on/turn-off capabilities with a steepness of less than or equal to 10 mV/decade at room temperature, subthreshold swings of less than or equal to 10 mV/decade at room temperature, and/or supply voltages of less than or equal to 0.1 V.

INTEGRATED GRAPHITE-BASED STRUCTURE
20170309710 · 2017-10-26 ·

A structure is provided that comprises a substrate, a plurality of elements, and a plurality of trenches disposed on the substrate. Each element is separated from adjacent elements by a trench in the plurality of trenches and has a top surface with a first and an opposing second side. A first portion of the top surface is on the first side and a second portion of the top surface is on the opposing second side. The structure further comprises a plurality of first graphene layers, each of which is formed on the first portion of the top surface of an element in the plurality of elements. The structure further comprises a plurality of second graphene layers, each of which is formed on the second portion of the top surface of a corresponding element so that each element is separately overlayed by a first graphene layer and a second graphene layer.

TRANSISTORS INCORPORATING METAL QUANTUM DOTS INTO DOPED SOURCE AND DRAIN REGIONS
20170278979 · 2017-09-28 ·

Metal quantum dots are incorporated into doped source and drain regions of a MOSFET array to assist in controlling transistor performance by altering the energy gap of the semiconductor crystal. In a first example, the quantum dots are incorporated into ion-doped source and drain regions. In a second example, the quantum dots are incorporated into epitaxially doped source and drain regions.

SEMICONDUCTOR DEVICE WITH SILICIDE

A semiconductor device includes a first type region including a first conductivity type. The semiconductor device includes a second type region including a second conductivity type. The semiconductor device includes a channel region extending between the first type region and the second type region. The semiconductor device includes a first silicide region on a first type surface region of the first type region. The first silicide region is separated at least one of a first distance from a first type diffusion region of the first type region or a second distance from the channel region.

ELECTRONIC METADEVICE

Electronic metadevice comprising a conductive channel; a metal layer superposed on the conductive channel; and a barrier layer located between the metal layer and the conductive channel. The metal layer includes at least one recess extending through the metal layer to define at least one metallic metastructure comprising at least one first metal layer portion adjacent to at least one second metal layer portion. The recess extends through the metal layer to define a micro-structured or a nano-structured first metal layer portion comprising at least one first metallic extension or finger extending away from a first support of the first metal layer portion towards the second metal layer portion; and a micro-structured or a nano-structured at least one second metal layer portion comprising at least one second metallic extension or finger extending away from a second support of the second metal layer portion towards the first metal layer portion.

Transistors incorporating metal quantum dots into doped source and drain regions
09711649 · 2017-07-18 · ·

Metal quantum dots are incorporated into doped source and drain regions of a MOSFET array to assist in controlling transistor performance by altering the energy gap of the semiconductor crystal. In a first example, the quantum dots are incorporated into ion-doped source and drain regions. In a second example, the quantum dots are incorporated into epitaxially doped source and drain regions.

INTEGRATED CIRCUIT HEAT DISSIPATION USING NANOSTRUCTURES

An approach for heat dissipation in integrated circuit devices is provided. A method includes forming an isolation layer on an electrically conductive feature of an integrated circuit device. The method also includes forming an electrically conductive layer on the isolation layer. The method additionally includes forming a plurality of nanowire structures on a surface of the electrically conductive layer