Patent classifications
H10N70/24
NON-VOLATILE MEMORY DEVICE WITH FILAMENT CONFINEMENT
A memory device and method of making the same is provided. The memory device includes a first electrode, an oxygen scavenging layer on the first electrode, a hard mask on the oxygen scavenging layer, and a second electrode on the hard mask. A switching layer is arranged on a portion of the oxygen scavenging layer, and the switching layer is conformal to a side surface of the hard mask.
COMPLEX OXIDE MEMRISTIVE MATERIAL, MEMRISTOR COMPRISING SUCH MATERIAL, AND FABRICATION THEREOF
A memristor material is disclosed which has the chemical formula R.sub.1-xA.sub.xB0.sub.3, wherein R is one of Eu, Gd, Tb, Nd, A is one of Ca, Sr, Ba, B is one of Mn, Co, Ni, and x is larger than 0 but smaller than 1, a preferred example being Gd.sub.1-xCa.sub.xMn0.sub.3 (GCMO) with x not less than 0.2 to obtain practical resistance switching ratios. A memristor can be manufactured by pulsed laser deposition using a sintered target of said material.
ELEMENTARY CELL COMPRISING A RESISTIVE MEMORY AND A DEVICE INTENDED TO FORM A SELECTOR, CELL MATRIX, ASSOCIATED MANUFACTURING AND INITIALIZATION METHODS
An elementary cell includes a device and a non-volatile resistive memory mounted in a series, the device including an upper selector electrode, a lower selector electrode, a layer made up of a first active material, referred to as an active selecting layer, the device being intended to form a volatile selector; the memory including an upper memory electrode, a lower memory electrode, a layer made of at least a second active material, referred to as an active memory layer, the active selecting layer being in a conductive crystalline state and the memory being in a very strongly resistive state that is more resistive than the strongly resistive state of the memory.
BACK END OF LINE EMBEDDED RRAM STRUCTURE WITH GRAIN GROWTH ENHANCEMENT
A semiconductor structure may include a resistive random access memory device embedded between an upper metal interconnect and a lower metal interconnect in a backend structure of a chip. The resistive random access memory may include a bottom electrode and a top electrode separated by a dielectric film. A portion of the dielectric film directly above the bottom electrode may be doped and crystalline. The semiconductor structure may include a stud below and in electrical contact with the bottom electrode and the lower metal interconnect and a dielectric layer between the upper metal interconnect and the lower metal interconnect. The dielectric layer may separate the upper metal interconnect from the lower metal interconnect. The crystalline portion of the dielectric film may include grain boundaries that extend through an entire thickness of the dielectric film. The crystalline portion of the dielectric film may include grains.
3D VERTICAL MEMORY DEVICE AND MANUFACTURING METHOD THEREOF
Provided is a three-dimensional vertical memory device including: a semiconductor substrate, a vertical columnar channel region provided on the semiconductor substrate and having a void of a predetermined size therein; a source electrode and a drain electrode spaced apart from each other with the channel region interposed therebetween; and a gate stack formed on the channel region.
BACK END OF LINE EMBEDDED RRAM STRUCTURE WITH LOW FORMING VOLTAGE
A semiconductor structure may include a resistive random access memory device embedded between an upper metal interconnect and a lower metal interconnect in a backend structure of a chip. The resistive random access memory may include a first electrode and a second electrode separated by a dielectric film. A portion of the dielectric film directly above the first electrode may be crystalline. The semiconductor structure may include a stud below and in electrical contact with the first electrode and the lower metal interconnect and a dielectric layer between the upper metal interconnect and the lower metal interconnect. The dielectric layer may separate the upper metal interconnect from the lower metal interconnect. The crystalline portion of the dielectric film may include grain boundaries that extend through an entire thickness of the dielectric film. The crystalline portion of the dielectric film may include grains.
Memory device, integrated circuit device and method
A memory device includes at least one bit line, at least one word line, and at least one memory cell. The memory cell includes a first transistor, a plurality of data storage elements, and a plurality of second transistors corresponding to the plurality of data storage elements. The first transistor includes a gate electrically coupled to the word line, a first source/drain, and a second source/drain. Each data storage element among the plurality of data storage elements and the corresponding second transistor are electrically coupled in series between the first source/drain of the first transistor and the bit line.
Reconfigurable integrated circuit and operating principle
An electrical device comprising a reconfigurable integrated circuit that includes paired top electrodes and bottom electrodes separated from each other by an active layer.
ELECTROLYTE-BASED FIELD EFFECT TRANSISTOR AND ASSOCIATED METHOD OF FABRICATION
An electrolyte-based field effect transistor includes a dielectric layer; a source electrode and a drain electrode located on top of the dielectric layer; the electrolyte-based transistor further including an electrolyte layer between and on top of the source electrode and the drain electrode, the part of the electrolyte layer located between the source electrode and the drain electrode being in direct contact with the dielectric layer; and a gate electrode on top of the electrolyte layer, the orthogonal projection of the gate electrode in a plane including the source and drain electrodes being located, at least in part, between the source and the drain electrodes.
RESISTIVE MEMORY DEVICE AND PREPARATION METHOD THEREOF
Embodiments of the present application relate to a resistive memory device and a preparation method thereof. The preparation method includes: providing a base; forming bit line trenches in the base; forming a resistive material layer on a sidewall and the bottom of the bit line trench; and forming a bit line structure in the bit line trench through filling, wherein a variable resistor structure includes the bit line structure and the resistive material layer.